首页> 外文期刊>IBM Journal of Research and Development >Design of the IBM z15 microprocessor
【24h】

Design of the IBM z15 microprocessor

机译:IBM Z15微处理器的设计

获取原文
获取原文并翻译 | 示例
           

摘要

The latest-generation IBM Z processor provides enhanced performance and compute capacity compared to its IBM z14 predecessor. This article describes some of the major improvements in both process and design including out-of-order load-and-store sequencing, single-instruction multiple-data and floating point enhancements, a new modulo arithmetic engine for accelerating elliptic curve cryptography, a hardware sort accelerator, and a workflow that modernized the development of these features. Outside of the central processing unit (CPU), the cache sizes have increased on all levels, and each processor chip now contains 12 CPUs. System topology changes have been introduced allowing up to five drawers to exist in a fully populated system. The processor cache subsystem includes numerous improvements in the area of fetch, store, and cache management policies aimed at speeding up both traditional data serving workloads and highly virtualized environments alike.
机译:与IBM Z14前代相比,最新一代IBM Z处理器提供增强的性能和计算容量。本文介绍了过程和设计中的一些主要改进,包括无序负载和商店排序,单指令多数据和浮点增强,用于加速椭圆曲线加密,硬件的新的模数算术引擎排序加速器,以及现代化开发这些功能的工作流程。在中央处理单元(CPU)之外,缓存大小在所有级别上都有增加,并且每个处理器芯片现在包含12个CPU。已经引入了系统拓扑变化,允许在完全填充的系统中存在多达五个抽屉。处理器缓存子系统包括旨在加快传统数据服务工作负载和高度虚拟化环境的旨在加快传统数据的大量改进。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号