首页> 外文期刊>IBM Journal of Research and Development >Design of the IBM Enterprise System/9000 high-end processor
【24h】

Design of the IBM Enterprise System/9000 high-end processor

机译:IBM Enterprise System / 9000高端处理器的设计

获取原文
           

摘要

The “high-end” water-cooled processors in the IBM Enterprise System/9000™ product family use a CPU organization and cache structure which depart significantly from previous designs. The CPU organization includes multiple execution elements which execute instructions out of sequence, and uses a new virtual register management algorithm to control them. It also contains a branch history table to remember recent branches and their target addresses so that instruction fetching and decoding can be directed more accurately. These models also use a two-level cache structure which provides a level 1 cache associated with each processor and a level 2 cache associated with central storage. The level 1 cache uses a store-through organization, and is split into two separate caches, one used for instruction fetching and the other for operand references. The level 2 cache uses a store-in method to handle stores.
机译:IBM Enterprise System / 9000™产品家族中的“高端”水冷处理器使用CPU组织和高速缓存结构,这与以前的设计大不相同。 CPU组织包括多个执行元素,它们按顺序执行指令,并使用新的虚拟寄存器管理算法来控制它们。它还包含一个分支历史记录表,用于记住最近的分支及其目标地址,以便可以更准确地定向指令的提取和解码。这些模型还使用两级缓存结构,该结构提供与每个处理器关联的1级缓存和与中央存储关联的2级缓存。 1级缓存使用直通组织,并分为两个单独的缓存,一个用于指令提取,另一个用于操作数引用。 2级缓存使用存储方法处理存储。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号