首页> 外文期刊>ETRI journal >A Platform-Based SoC Design of a 32-Bit Smart Card
【24h】

A Platform-Based SoC Design of a 32-Bit Smart Card

机译:基于平台的32位智能卡SoC设计

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper, we describe the development of a platform-based SoC of a 32-bit smart card. The smart card uses a 32-bit microprocessor for high performance and two cryptographic processors for high security. It supports both contact and contactless interfaces, which comply with ISO/TEC 7816 and 14496 Type B. It has a Java Card OS to support multiple applications. We modeled smart card readers with a foreign language interface for efficient verification of the smart card SoC. The SoC was implemented using 0.25 μm technology. To reduce the power consumption of the smart card SoC, we applied power optimization techniques, including clock gating. Experimental results show that the power consumption of the RSA and ECC cryptographic processors can be reduced by 32% and 62%, respectively, without increasing the area.
机译:在本文中,我们描述了32位智能卡基于平台的SoC的开发。智能卡使用32位微处理器来实现高性能,并使用两个加密处理器来提高安全性。它支持符合ISO / TEC 7816和B型14496的接触式和非接触式接口。它具有Java Card OS,可以支持多个应用程序。我们为具有外语界面的智能卡读取器建模,以有效验证智能卡SoC。 SoC是使用0.25μm技术实现的。为了减少智能卡SoC的功耗,我们应用了功耗优化技术,包括时钟门控。实验结果表明,在不增加面积的情况下,RSA和ECC密码处理器的功耗可以分别降低32%和62%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号