首页> 外文期刊>Embedded Systems Letters, IEEE >Optimization of Processor-to-Hardware Module Communications on Spaceborne Hybrid FPGA-based Architectures
【24h】

Optimization of Processor-to-Hardware Module Communications on Spaceborne Hybrid FPGA-based Architectures

机译:基于星载混合FPGA架构的处理器到硬件模块通信的优化

获取原文
获取原文并翻译 | 示例
           

摘要

Satellite on-board processing systems are becoming more important every day, thanks to recent advances in hardware architectures. SpaceCube, developed by engineers at NASA Goddard Space Flight Center and based on Virtex-5 commercial field-programmable gate arrays (FPGAs), is one such satellite on-board processing system. This letter describes how methodologies implemented on the Virtex-5 hardware platform can be designed to optimize the communications between the components and modules within the FPGA, including the main processor. A basic methodology, the Euclidean distance calculation for multispectral data, was implemented and added to a higher level hardware system designed in two different ways: A basic one where the communications with the processor are performed by means of a central bus, and an optimized one where such communications are performed through shared memories. Results show that the overall execution performance is higher than in the analogous software version, although the global computation time is directly and highly influenced by the way communications between the main processor and the FPGA are performed.
机译:由于硬件体系结构的最新发展,卫星机载处理系统每天都变得越来越重要。由NASA戈达德太空飞行中心的工程师开发的SpaceCube是一种这样的卫星机载处理系统,它基于Virtex-5商业现场可编程门阵列(FPGA)。这封信描述了如何设计Virtex-5硬件平台上实现的方法,以优化FPGA内的组件和模块(包括主处理器)之间的通信。已实现一种基本方法,即用于多光谱数据的欧几里德距离计算,并将其添加到以两种不同方式设计的更高级别的硬件系统中:一种基本方法,其中与处理器的通信通过中央总线执行,另一种方法是经过优化的方法通过共享内存执行此类通信。结果显示,尽管全局计算时间受到主处理器与FPGA之间的通信方式的直接和高度影响,但总体执行性能比类似软件版本高。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号