...
首页> 外文期刊>Electron Devices, IEEE Transactions on >A New Design Approach of Dopingless Tunnel FET for Enhancement of Device Characteristics
【24h】

A New Design Approach of Dopingless Tunnel FET for Enhancement of Device Characteristics

机译:一种提高器件特性的无掺杂隧道FET新设计方法

获取原文
获取原文并翻译 | 示例
           

摘要

Formation of abrupt tunneling junction for the sub-nanometer tunnel FET (TFET) is crucial for achieving better electrical behavior. This task is more challenging in the case of dopingless TFETs (DL TFETs). In this concern, we propose a novel design of DL TFET, wherein a metallic layer has been placed in the oxide region at the space present between gate and source electrode (used for inducing p+ region) of conventional dopingless n-TFET to overcome the issue of low on-state current (Ion) due to presence of tunneling barrier. Proposed modification is helpful for achieving steeper tunneling junction at the source/channel interface, which enables higher tunneling generation rate of charge carriers at this interface. The optimization for work function of the metal layer (ML) has been performed for improving Ion, point subthreshold swing and threshold voltage (Vth). Finally, the impact of the ML misalignment from the gate/source terminal and optimization of its length is also presented.
机译:亚纳米隧道FET(TFET)的突变隧道结的形成对于实现更好的电性能至关重要。在无掺杂TFET(DL TFET)的情况下,这项任务更具挑战性。考虑到这一点,我们提出了一种新颖的DL TFET设计,其中,在常规无掺杂n-TFET的栅极和源电极之间的空间(用于感应p +区域)的空间中的氧化物区域中放置了一个金属层,以解决该问题由于隧穿势垒的存在而导致的低通态电流(Ion)的变化。提议的修改有助于在源/通道接口处实现更陡峭的隧道结,从而在此接口处实现更高的电荷载流子隧道生成率。为了改善离子,点亚阈值摆幅和阈值电压(Vth),已经对金属层(ML)的功函数进行了优化。最后,还介绍了来自栅极/源极端子的ML未对准及其长度优化的影响。

著录项

  • 来源
    《Electron Devices, IEEE Transactions on》 |2017年第4期|1830-1836|共7页
  • 作者单位

    Nanoelectronics and VLSI Laboratory, Electronics and Communication Engineering Discipline, Indian Institute of Information Technology, Design and Manufacturing, Jabalpur, India;

    Nanoelectronics and VLSI Laboratory, Electronics and Communication Engineering Discipline, Indian Institute of Information Technology, Design and Manufacturing, Jabalpur, India;

    Nanoelectronics and VLSI Laboratory, Electronics and Communication Engineering Discipline, Indian Institute of Information Technology, Design and Manufacturing, Jabalpur, India;

    Nanoelectronics and VLSI Laboratory, Electronics and Communication Engineering Discipline, Indian Institute of Information Technology, Design and Manufacturing, Jabalpur, India;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    TFETs; Tunneling; Ions; Logic gates; Electrodes; Junctions; Optimization;

    机译:TFET;隧道;离子;逻辑门;电极;结;优化;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号