首页> 外文期刊>Indonesian Journal of Electronics and Instrumentation Systems >Implementasi Rangkaian CRC (Cyclic Redundancy Check) Generator pada FPGA (Field Programmable Gate Array)
【24h】

Implementasi Rangkaian CRC (Cyclic Redundancy Check) Generator pada FPGA (Field Programmable Gate Array)

机译:FPGA上CRC电路(循环冗余校验)生成器的实现(现场可编程门阵列)

获取原文
           

摘要

Data integrity in high speed data transmission process is a major requerment that can not be ignored. High speed data transmission is prone to data errors. CRC (Cyclic Redundancy Check) is a mechanism that is often used as a detector errors in data transmission and storage process. When CRC is implemented using embedded software or processor, CRC requires many clock cycles. If CRC Generator implemented in special dedicated hardware, computational time reduced so that it can be met the high speed system communication requirement. This paper propose the design and implementation of CRC generator on FPGA that capable to minimaze computational time. The method is to reduce calculation latency by separating the coefficients of certain digits and calculating directly the result of? polinomial key modulo. CRC Generator in this paper was implemented on Xilinx Spartan?-6 Series (XC6LX16-CS324). The modeling results have succeeded? to finish computation on 1 clock cycle. Hardware eficiency is achieved 0.38 Gbps/Slice, while the throughput is 3,758 Gbps.
机译:高速数据传输过程中的数据完整性是无法忽略的主要要求。高速数据传输容易出现数据错误。 CRC(循环冗余检查)是一种机制,通常用作数据传输和存储过程中的检测器错误。当使用嵌入式软件或处理器实现CRC时,CRC需要许多时钟周期。如果CRC发生器在特殊的专用硬件中实现,则计算时间降低,以便可以满足高速系统通信要求。本文提出了CRC发生器对FPGA的设计和实现能力最小化计算时间。该方法是通过将特定数字的系数和直接计算的结果分开来减少计算延迟?策略性的主要模。本文中的CRC发生器在Xilinx Spartan?-6系列(XC6LX16-CS324)上实施。建模结果成功了?完成1个时钟周期的计算。硬件效能实现0.38 Gbps /切片,而吞吐量为3,758 Gbps。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号