首页> 外文期刊>Wireless communications & mobile computing >PackeX: Low-Power High-Performance Packet Classifier Using Memory on FPGAs
【24h】

PackeX: Low-Power High-Performance Packet Classifier Using Memory on FPGAs

机译:Packex:低功耗高性能数据包分类器,用于FPGA上的内存

获取原文
获取外文期刊封面目录资料

摘要

Networks are continuously growing, and the demand for fast communication is rapidly increasing. With the increase in network bandwidth requirement, efficient packet-classification techniques are required. To achieve the requirements of these future networks at component level, every module such as routers, switches, and gateways needs to be upgraded. Packet classification is one of the main characteristics of a stable network which differentiates the incoming flow into defined streams. Existing packet classifiers have lower throughput to cope with the higher demand of the network. In this work, we propose a novel high-speed packet classifier named as PackeX that enables the network to receive and forward the data packets in a simplest structure. A size of 128-rule 32-bit is successfully implemented on Xilinx Virtex-7 FPGA. Experimental findings show that our proposed packet classifier is versatile and dynamic compared to the current FPGA-based packet classifiers achieving a speed of 119 million packets per second (Mpps), while consuming 53% less power compared with the state-of-the-art architectures.
机译:网络不断增长,快速通信的需求正在迅速增加。随着网络带宽要求的增加,需要有效的分组分类技术。为了在组件级别实现这些未来网络的要求,需要升级每个模块,诸如路由器,交换机和网关等。分组分类是稳定网络的主要特征之一,其将传入流传入定义的流中的稳定网络。现有的数据包分类器具有较低的吞吐量,以应对网络的较高需求。在这项工作中,我们提出了一种名为Packex的新型高速分组分类器,使得网络能够以最简单的结构接收和转发数据包。在Xilinx Virtex-7 FPGA上成功实现了128规则32位的大小。实验结果表明,与当前的基于FPGA的分类器相比,我们所提出的分组分类器是多功能的,动态的基于FPGA的数据包分类器每秒11900万个包(MPPS)的速度相比,而与最先进的电力相比消耗53%的功率建筑。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号