...
首页> 外文期刊>Scientific reports. >Low Power, CMOS-MoS2 Memtransistor based Neuromorphic Hybrid Architecture for Wake-Up Systems
【24h】

Low Power, CMOS-MoS2 Memtransistor based Neuromorphic Hybrid Architecture for Wake-Up Systems

机译:基于低功耗,CMOS-MOS2麦克风架的唤醒系统的神经形态混合架构

获取原文
           

摘要

Neuromorphic architectures have become essential building blocks for next-generation computational systems, where intelligence is embedded directly onto low power, small area, and computationally efficient hardware devices. In such devices, realization of neural algorithms requires storage of weights in digital memories, which is a bottleneck in terms of power and area. We hereby propose a biologically inspired low power, hybrid architectural framework for wake-up systems. This architecture utilizes our novel high-performance, ultra-low power molybdenum disulphide (MoSsub2/sub) based two-dimensional synaptic memtransistor as an analogue memory. Furthermore, it exploits random device mismatches to implement the population coding scheme. Power consumption per CMOS neuron block was found to be 3 nw in the 65?nm process technology, while the energy consumption per cycle was 0.3 pJ for potentiation and 20 pJ for depression cycles of the synaptic device. The proposed framework was demonstrated for classification and regression tasks, using both off-chip and simplified on-chip sign-based learning techniques.
机译:神经形态架构已成为下一代计算系统的基本构建块,其中智能直接嵌入到低功耗,小面积和计算有效的硬件设备上。在这样的设备中,神经算法的实现需要在数字存储器中存储权重,这是功率和区域方面的瓶颈。我们在此提出了一种用于唤醒系统的生物启发的低功耗,混合架构框架。该架构利用我们的新型高性能,超低功率钼二硫化物(MOS 2 )的二维突触Memtransistor作为模拟存储器。此外,它利用随机设备不匹配来实现人口编码方案。每个CMOS神经元块的功耗是在65·NM工艺技术中的3 NW,而每个循环的能量消耗为0.3pj,用于突触装置的抑郁循环的电位和20 pj。拟议的框架是用于分类和回归任务的框架,使用异片和简化的基于片上符号的学习技术。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号