...
首页> 外文期刊>Journal of Zhejiang University. Science, A >DPLL implementation in carrier acquisition and tracking for burst DS-CDMA receivers
【24h】

DPLL implementation in carrier acquisition and tracking for burst DS-CDMA receivers

机译:DPLL在载波采集和跟踪中实现突发DS-CDMA接收器的跟踪

获取原文
           

摘要

This paper presents the architectures, algorithms, and implementation considerations of the digital phase locked loop (DPLL) used for burst-mode packet DS-CDMA receivers. As we know, carrier offset is a rather challenging problem in CDMA system. According to different applications, different DPLL forms should be adopted to correct different maximum carrier offset in CDMA systems. One classical DPLL and two novel DPLL forms are discussed in the paper. The acquisition range of carrier offset can be widened by using the two novel DPLL forms without any performance degradation such as longer acquisition time or larger variance of the phase error. The maximum acquisition range is 1/(4T), where T is the symbol period. The design can be implemented by FPGA directly.
机译:本文介绍了用于突发模式分组DS-CDMA接收器的数字锁相环(DPLL)的架构,算法和实现注意事项。众所周知,载波偏移是CDMA系统中的一个相当具有挑战性的问题。根据不同的应用,应采用不同的DPLL表格来校正CDMA系统中的不同最大载波偏移。本文讨论了一种经典DPLL和两种新型DPLL形式。通过使用两种新型DPLL形式可以使用两种新型DPLL形式来加宽载波偏移的采集范围,而没有任何性能劣化,例如较长的采集时间或相位误差的更大方差。最大采集范围是1 /(4T),其中T是符号周期。设计可以直接由FPGA实现。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号