...
首页> 外文期刊>Research journal of applied science, engineering and technology >Energy Efficient Multiplexer and De-multiplexer Using FINFET Technology
【24h】

Energy Efficient Multiplexer and De-multiplexer Using FINFET Technology

机译:使用FinFET技术的节能多路复用器和解复用器

获取原文
   

获取外文期刊封面封底 >>

       

摘要

This study entirely focused on low power by reducing the switching activities and implemented with the device called FIN Field Effect Transistor. Low power has emerged as a principal theme in today's world of electronics industries. The invention of the first Integrated Circuitsb (IC) three decades ago, VLSI designers have been looking for methods to speed up digital circuits and to reduce the area for of digital system. However, the evolution of portable system and advanced DSB (Deep Sub-micron) fabrication technologies has brought power dissipation as another critical design factor. Several techniques to reduce the dynamic power have been developed, of which clock gating is predominant. The proposed DLFF use new clock gating techniques that reduce power dissipation deactivating the clock signals, which consumes less power than the existing DLFF. Here in this study we design an 8?1 multiplexer, 16?1 and 1?8, 1?16 demultiplexer using 3 bit synchronous counter output as selection lines for this multiplexer and de-multiplexer in MOSFET and FINFET technology.
机译:本研究通过减少开关活动并利用称为FIN场效应晶体管的设备实现,完全专注于低功率。低权力已成为当今电子行业世界的主要主题。本发明三十年前第三十年前的集成电路(IC),VLSI设计人员一直在寻找加速数字电路的方法并减少数字系统的区域。然而,便携式系统和先进的DSB(深次微米)制造技术的演变使得功耗作为另一个关键设计因素。已经开发了几种降低动态功率的技术,其中时钟门是主要的。所提出的DLFF使用新的时钟门控技术,从而降低了停用时钟信号的功耗,这消耗的功率低于现有的DLFF。在此研究中,我们设计了8?1多路复用器,16?1和1?8,1?16多路分解器,使用3位同步计数器输出作为MOSFET和FinFET技术中该多路复用器和解复用器的选择线。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号