...
首页> 外文期刊>Sensors >Noise Reduction Techniques and Scaling Effects towards Photon Counting CMOS Image Sensors
【24h】

Noise Reduction Techniques and Scaling Effects towards Photon Counting CMOS Image Sensors

机译:降噪技术及其对光子计数CMOS图像传感器的缩放效果

获取原文
   

获取外文期刊封面封底 >>

       

摘要

This paper presents an overview of the read noise in CMOS image sensors (CISs) based on four-transistors (4T) pixels, column-level amplification and correlated multiple sampling. Starting from the input-referred noise analytical formula, process level optimizations, device choices and circuit techniques at the pixel and column level of the readout chain are derived and discussed. The noise reduction techniques that can be implemented at the column and pixel level are verified by transient noise simulations, measurement and results from recently-published low noise CIS. We show how recently-reported process refinement, leading to the reduction of the sense node capacitance, can be combined with an optimal in-pixel source follower design to reach a sub-0.3 (e^{-}_{rms}) read noise at room temperature. This paper also discusses the impact of technology scaling on the CIS read noise. It shows how designers can take advantage of scaling and how the Metal-Oxide-Semiconductor (MOS) transistor gate leakage tunneling current appears as a challenging limitation. For this purpose, both simulation results of the gate leakage current and 1/ f noise data reported from different foundries and technology nodes are used.
机译:本文概述了基于四晶体管(4T)像素,列级放大和相关多重采样的CMOS图像传感器(CIS)中的读取噪声。从以输入为参考的噪声分析公式开始,得出并讨论了读出链的像素和列级的工艺水平优化,器件选择和电路技术。瞬态噪声模拟,测量和最新发布的低噪声CIS的结果验证了可以在列和像素级实现的降噪技术。我们展示了如何将最近报告的工艺改进(导致感测节点电容减小)与最佳的像素内源极跟随器设计相结合,以达到低于0.3 (e ^ {-} _ {rms} )在室温下读取噪音。本文还讨论了技术扩展对CIS读取噪声的影响。它显示了设计人员如何利用缩放比例,以及金属氧化物半导体(MOS)晶体管的栅极漏隧穿电流是一个具有挑战性的局限性。为此,使用了来自不同代工厂和技术节点的栅极漏电流仿真结果和1 / f噪声数据。

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号