首页> 外文期刊>Sensors >A Multi-Resolution Mode CMOS Image Sensor with a Novel Two-Step Single-Slope ADC for Intelligent Surveillance Systems
【24h】

A Multi-Resolution Mode CMOS Image Sensor with a Novel Two-Step Single-Slope ADC for Intelligent Surveillance Systems

机译:具有新型两步单斜率ADC的多分辨率模式CMOS图像传感器,用于智能监控系统

获取原文
           

摘要

In this paper, we present a multi-resolution mode CMOS image sensor (CIS) for intelligent surveillance system (ISS) applications. A low column fixed-pattern noise (CFPN) comparator is proposed in 8-bit two-step single-slope analog-to-digital converter (TSSS ADC) for the CIS that supports normal, 1/2, 1/4, 1/8, 1/16, 1/32, and 1/64 mode of pixel resolution. We show that the scaled-resolution images enable CIS to reduce total power consumption while images hold steady without events. A prototype sensor of 176 × 144 pixels has been fabricated with a 0.18 μm 1-poly 4-metal CMOS process. The area of 4-shared 4T-active pixel sensor (APS) is 4.4 μm × 4.4 μm and the total chip size is 2.35 mm × 2.35 mm. The maximum power consumption is 10 mW (with full resolution) with supply voltages of 3.3 V (analog) and 1.8 V (digital) and 14 frame/s of frame rates.
机译:在本文中,我们提出了一种用于智能监视系统(ISS)应用的多分辨率模式CMOS图像传感器(CIS)。针对支持普通,1 / 2、1 / 4、1 /的CIS,在8位两步单斜率模数转换器(TSSS ADC)中提出了一种低列固定模式噪声(CFPN)比较器。 8、1 / 16、1 / 32和1/64模式的像素分辨率。我们证明了按比例缩放的图像可以使CIS降低总功耗,同时图像保持稳定而不会发生任何事件。采用0.18μm1-poly 4-metal CMOS工艺制造了176×144像素的原型传感器。 4共享4T有源像素传感器(APS)的面积为4.4μm×4.4μm,总芯片尺寸为2.35 mm×2.35 mm。在3.3 V(模拟)和1.8 V(数字)的电源电压以及14帧/秒的帧速率下,最大功耗为10 mW(全分辨率)。

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号