...
首页> 外文期刊>Sensors >A Fast Multiple Sampling Method for Low-Noise CMOS Image Sensors With Column-Parallel 12-bit SAR ADCs
【24h】

A Fast Multiple Sampling Method for Low-Noise CMOS Image Sensors With Column-Parallel 12-bit SAR ADCs

机译:具有列并行12位SAR ADC的低噪声CMOS图像传感器的快速多重采样方法

获取原文

摘要

This paper presents a fast multiple sampling method for low-noise CMOS image sensor (CIS) applications with column-parallel successive approximation register analog-to-digital converters (SAR ADCs). The 12-bit SAR ADC using the proposed multiple sampling method decreases the A/D conversion time by repeatedly converting a pixel output to 4-bit after the first 12-bit A/D conversion, reducing noise of the CIS by one over the square root of the number of samplings. The area of the 12-bit SAR ADC is reduced by using a 10-bit capacitor digital-to-analog converter (DAC) with four scaled reference voltages. In addition, a simple up/down counter-based digital processing logic is proposed to perform complex calculations for multiple sampling and digital correlated double sampling. To verify the proposed multiple sampling method, a 256 × 128 pixel array CIS with 12-bit SAR ADCs was fabricated using 0.18 μm CMOS process. The measurement results shows that the proposed multiple sampling method reduces each A/D conversion time from 1.2 μs to 0.45 μs and random noise from 848.3 μV to 270.4 μV, achieving a dynamic range of 68.1 dB and an SNR of 39.2 dB.
机译:本文提出了一种用于低噪声CMOS图像传感器(CIS)应用的快速多重采样方法,该方法采用列并行逐次逼近寄存器模数转换器(SAR ADC)。使用建议的多重采样方法的12位SAR ADC通过在第一次12位A / D转换后将像素输出重复转换为4位,从而减少了A / D转换时间,从而使CIS的噪声降低了一个平方采样数的根。通过使用具有四个比例基准电压的10位电容器数模转换器(DAC),可以减小12位SAR ADC的面积。另外,提出了一种简单的基于上/下计数器的数字处理逻辑,以执行用于多次采样和数字相关双采样的复杂计算。为了验证所提出的多重采样方法,采用0.18μmCMOS工艺制造了具有12位SAR ADC的256×128像素阵列CIS。测量结果表明,所提出的多重采样方法将每个A / D转换时间从1.2μs减少到0.45μs,将随机噪声从848.3μV减少到270.4μV,实现了68.1 dB的动态范围和39.2 dB的SNR。

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号