首页> 外文期刊>Indian Journal of Science and Technology >Low Power, High Speed 8-Bit Magnitude Comparator in 45nm Technology for Signal Processing Application
【24h】

Low Power, High Speed 8-Bit Magnitude Comparator in 45nm Technology for Signal Processing Application

机译:45nm技术中的低功耗,高速8位幅度比较器,用于信号处理应用

获取原文
获取外文期刊封面目录资料

摘要

Design of a high speed magnitude comparator with minimal power consumption is essential for addressing the ever growing need of real time signal processing and data acquisition. Simultaneous optimization of speed and power constraints is the major design bottleneck associated with digital datapath design for higher word length processors. In this work, a novel architecture for 8-bit digital comparator is proposed which is directed at high speed signal processing without incurring significant power consumption. The principle of Parallelism has been successfully employed in the proposed architecture for reduction of overall power consumption without affecting the speed. The 8-bit comparator unit is realized using three different 1-bit comparator architectures proposed in this study and their performance analysis is carried out using several combinations of input vectors. The proposed topology is designed using pass transistor logic, static CMOS logic and transmission gate based logic which accounts for the improved performance metric as compared to the more commonly employed dynamic CMOS logic based designs due to relatively smaller data activity factor. The architecture is designed in 45 nm standard CMOS Process technology using Cadence EDA tool. The introduction of parallelism and use of modified 1-bit comparator topologies significantly lower the overall power consumption along with increasing the processing speed. The proposed design achieves average power dissipation of 196 nW and propagation delay of 129 pS for a power supply voltage of 1 volt. Performance metric associated with the proposed design shows a significant improvement in performance over similar architectures reported earlier in literature. Further improvement in performance can be achieved by introducing higher degree of parallelism into the proposed architectures.
机译:设计具有最低功耗的高速幅度比较器对于满足日益增长的实时信号处理和数据采集需求至关重要。速度和功率约束的同时优化是与较高字长处理器的数字数据路径设计相关的主要设计瓶颈。在这项工作中,提出了一种用于8位数字比较器的新颖体系结构,该体系结构旨在进行高速信号处理而不会产生大量功耗。在建议的体系结构中已成功采用并行原理,以减少总体功耗而不影响速度。 8位比较器单元是使用本研究中提出的三种不同的1位比较器架构实现的,并且它们的性能分析是使用输入向量的几种组合进行的。所提出的拓扑是使用传输晶体管逻辑,静态CMOS逻辑和基于传输门的逻辑来设计的,与之相比,由于相对较小的数据活动因子,与更常用的基于动态CMOS逻辑的设计相比,该拓扑具有更高的性能指标。该架构使用Cadence EDA工具以45 nm标准CMOS工艺技术设计。并行性的引入和改进的1位比较器拓扑的使用大大降低了总功耗,同时提高了处理速度。对于1伏的电源电压,建议的设计实现了196 nW的平均功耗和129 pS的传播延迟。与拟议的设计相关的性能指标显示,与先前文献中报道的类似体系结构相比,性能有了显着提高。通过在建议的体系结构中引入更高的并行度,可以进一步提高性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号