...
首页> 外文期刊>Indian Journal of Science and Technology >FFT Architectures for Real Valued Signals based Different Radices Algorithm
【24h】

FFT Architectures for Real Valued Signals based Different Radices Algorithm

机译:基于不同半径算法的实值信号FFT架构

获取原文

摘要

Objectives: The objective of this work is to design efficient FFT architectures for real valued signals. For higher value of N, the design of FFT architecture has many butterflies in the same column. A considerable amount of power is needed for such architecture. The hardware complexity also increases. Methods: The throughput depends on the number of input data paths available, which also increases hardware complexity for higher values of N. This work aims at overcoming these shortcomings by employing one of the effective techniques such as parallel pipelined architectures. One butterfly structure is introduced in one column. For handling the complex data paths, different butterfly structures have been introduced using parallel processing and Folding methodology. The design is simulated in Xilinxs14.3, and synthesized in Cadence RTL compiler. Findings: The hardware complexity is reduced by introducing one butterfly structure in one column. Comparison is made between the different radix algorithms and pipelined architectures and Radix-2 multi path delay commutator (R2MDC) in terms of the required number of adders, delay elements, multiplier units, throughput and control complexity. Although the parallel architecture consumes more power, it occupies less area when compared to the R2MDC architecture. Parallel architecture is more area efficient than R2MDC, whereas the radix-2 multi-path delay commutator is simple to implement, since feedback is not needed in the design. Conclusion: This work can be extended to higher order N-values of DIF and DIT-FFT flow graphs.
机译:目标:这项工作的目的是为实值信号设计高效的FFT架构。对于较高的N值,FFT体系结构的设计在同一列中包含许多蝴蝶。这种架构需要大量的功率。硬件复杂性也会增加。方法:吞吐量取决于可用输入数据路径的数量,这对于更高的N值也增加了硬件复杂性。这项工作旨在通过采用一种有效的技术(如并行流水线体系结构)来克服这些缺点。一列介绍了一种蝶形结构。为了处理复杂的数据路径,已使用并行处理和折叠方法引入了不同的蝶形结构。该设计在Xilinxs14.3中进行了仿真,并在Cadence RTL编译器中进行了综合。结果:通过在一列中引入一种蝶形结构,降低了硬件复杂性。根据所需的加法器,延迟元件,乘法器单元,吞吐量和控制复杂度,对不同的基数算法和流水线架构以及Radix-2多路径延迟换向器(R2MDC)进行了比较。尽管并行架构消耗的功率更多,但与R2MDC架构相比,它占用的面积更少。并行架构比R2MDC具有更高的区域效率,而基数2多路径延迟换向器易于实现,因为在设计中不需要反馈。结论:这项工作可以扩展到DIF和DIT-FFT流程图的高阶N值。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号