首页> 外文期刊>Indian Journal of Science and Technology >On Efficient Minimization Techniques of Logical Constituents and Sequential Data Transmission for Digital IC
【24h】

On Efficient Minimization Techniques of Logical Constituents and Sequential Data Transmission for Digital IC

机译:数字集成电路逻辑成分的有效最小化技术和顺序数据传输

获取原文
           

摘要

Objectives: In this paper, a systematic analysis is done on existing logical architecture of on-chip data transmission for a digital integrated circuit like System-on-a-Chip (SoC), Network on Chip (NoC), etc. for fast data communications. Analysis: For systematic comparisons, buses are categorized in different topology based on logical architectures and in the different protocol depending on their communication mechanism. The paper illustrates the operation of the arbiter mechanism. The paper present a systematic analysis of the topology and protocols based on sequential data transmission methods, the priority of accession mode, flexibility and compatibility and performance analysis for the cases of different logic structures and clock frequencies. Finding: Multiple buses are suitable to connect maximum number blocks to avoid the overloading effect on a single bus. The Matrix bus seems to be the best solution for attaining high-speed block data communication, but not energy efficient where as share bus is the most energy efficient bus but not suitable for high-speed operation. Several existing On-Chip Communication Architecture (OCBCA) in the literature and compare them according to their structure, advantages, limitations and application criteria to achieve full performance by minimized logical constituent and the different functional blocks using different communication channels and interconnections. Novelty: Comparison among the all existing on-chip interconnection topology, protocols and minimization techniques of logical constituents.
机译:目标:在本文中,对数字集成电路(例如片上系统(SoC),片上网络(NoC)等)等数字集成电路的片上数据传输的现有逻辑体系结构进行了系统分析,以获取快速数据通讯。分析:为了进行系统比较,基于逻辑体系结构将总线划分为不同的拓扑,并且根据总线的通信机制将它们划分为不同的协议。本文说明了仲裁机制的操作。本文基于顺序数据传输方法,访问模式的优先级,灵活性和兼容性以及不同逻辑结构和时钟频率情况下的性能分析,对拓扑和协议进行了系统分析。发现:多条总线适合连接最大数量的块,以避免对单个总线的过载影响。 Matrix总线似乎是实现高速块数据通信的最佳解决方案,但效率不高,因为共享总线是最节能的总线,但不适合高速运行。文献中已有几种现有的片上通信架构(OCBCA),并根据它们的结构,优势,局限性和应用标准对其进行比较,以通过使用不同的通信通道和互连来最小化逻辑组成部分和不同的功能块来实现完整的性能。新颖性:比较所有现有的片上互连拓扑,协议和逻辑组件的最小化技术。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号