...
首页> 外文期刊>Journal of Zhejiang university science >A 10 Gbps in-line network security processor based on configurable hetero-multi-cores
【24h】

A 10 Gbps in-line network security processor based on configurable hetero-multi-cores

机译:基于可配置的异质多核的10 Gbps串联网络安全处理器

获取原文
           

摘要

This paper deals with an in-line network security processor (NSP) design that implements the internet Protocol Security (IPSec) protocol processing for the 10 Gbps Ethernet. The 10 Gbps high speed data transfer, the IPSec processing including the crypto-operation, the database query, and IPSec header processing are integrated in the design. The in-line NSP is implemented using 65 nm CMOS technology and the layout area is 2.5 mm×3 mm with 360 million gates. A configurable crossbar data transfer skeleton implementing an iSLIP scheduling algorithm is proposed, which enables simultaneous data transfer between the heterogeneous multiple cores. There are, in addition, a high speed input/output data buffering mechanism and design of high performance hardware structures for modules, wherein the transfer efficiency and the resource utilization are maximized and the IPSec protocol processing achieves 10 Gbps line speed. A high speed and low power hardware look-up method is proposed, which effectively reduces the area and power dissipation. The post simulation results demonstrate that the design gives a peak throughput for the Authentication Header (AH) transport mode of 10.06 Gbps with the average test packet length of 512 bytes under the clock rate of 250 MHz, and power dissipation less than 1 W is obtained. An FPGA prototype is constructed to verify the function of the design. A test bench is being set up for performance and function verification.
机译:本文介绍了一种内联网络安全处理器(NSP)设计,该设计为10 Gbps以太网实现了Internet协议安全(IPSec)协议处理。设计中集成了10 Gbps高速数据传输,包括加密操作的IPSec处理,数据库查询和IPSec标头处理。串联NSP使用65 nm CMOS技术实现,布局面积为2.5 mm×3 mm,具有3.6亿个栅极。提出了一种实现iSLIP调度算法的可配置纵横制数据传输框架,该框架可实现异构多核之间的同时数据传输。此外,还有高速输入/输出数据缓冲机制和用于模块的高性能硬件结构的设计,其中传输效率和资源利用率最大化,并且IPSec协议处理达到10 Gbps的线速。提出了一种高速低功耗的硬件查找方法,该方法有效地减小了面积并降低了功耗。后期仿真结果表明,该设计在250 MHz时钟频率下为Authentication Header(AH)传输模式提供了10.06 Gbps的峰值吞吐量,平均测试数据包长度为512字节,并且功耗低于1 W 。构建FPGA原型以验证设计功能。正在建立一个用于性能和功能验证的测试平台。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号