首页> 外文期刊>Journal of Mathematics and Statistics >Hardware Implementation of a Genetic Algorithm Based Canonical Singed Digit Multiplierless Fast Fourier Transform Processor for Multiband Orthogonal Frequency Division Multiplexing Ultra Wideband Applications | Science Publications
【24h】

Hardware Implementation of a Genetic Algorithm Based Canonical Singed Digit Multiplierless Fast Fourier Transform Processor for Multiband Orthogonal Frequency Division Multiplexing Ultra Wideband Applications | Science Publications

机译:基于遗传算法的规范化单位数无倍数快速傅立叶变换处理器的硬件实现,用于多频带正交频分复用超宽带应用科学出版物

获取原文
       

摘要

> Problem statement: Ultra Wide Band (UWB) technology has attracted many researchers' attention due to its advantages and its great potential for future applications. The physical layer standard of Multi-band Orthogonal Frequency Division Multiplexing (MB-OFDM) UWB system is defined by ECMA International. In this standard, the data sampling rate from the analog-to-digital converter to the physical layer is up to 528 M sample sec-1. Therefore, it is a challenge to realize the physical layer especially the components with high computational complexity in Very Large Scale Integration (VLSI) implementation. Fast Fourier Transform (FFT) block which plays an important role in MB-OFDM system is one of these components. Furthermore, the execution time of this module is only 312.5 ns. Therefore, if employing the traditional approach, high power consumption and hardware cost of the processor will be needed to meet the strict specifications of the UWB system. The objective of this study was to design an Application Specific Integrated Circuit (ASIC) FFT processor for this system. The specification was defined from the system analysis and literature research. Approach: Based on the algorithm and architecture analysis, a novel Genetic Algorithm (GA) based Canonical Signed Digit (CSD) Multiplier less 128-point FFT processor and its inverse (IFFT) for MB-OFDM UWB systems had been proposed. The proposed pipelined architecture was based on the modified Radix-22 algorithm that had same number of multipliers as that of the conventional Radix-22. However, the multiplication complexity and the ROM memory needed for storing twiddle factors coefficients could be eliminated by replacing the conventional complex multipliers with a newly proposed GA optimized CSD constant multipliers. The design had been coded in Verilog HDL and targeted Xilinx Virtex-II FPGA series. It was fully implemented and tested on real hardware using Virtex-II FG456 prototype board and logic analyzer. Results: From the synthesis reports, the proposed GA optimized CSD constant complex multiplier achieved 79 and 50% equivalent gates and latency efficiency when compared to the conventional complex multiplier. Conclusion: As a conclusion, we successfully implemented 128-points FFT/IFFT processor with the proposed architecture that can meet the requirement of MB-OFDM UWB system with higher throughput and less area compared to conventional architecture.
机译: > 问题陈述:超宽带(UWB)技术由于其优势和在未来应用中的巨大潜力而​​吸引了许多研究人员的注意力。多频带正交频分复用(MB-OFDM)UWB系统的物理层标准由ECMA International定义。在此标准中,从模数转换器到物理层的数据采样率最高为528 M采样秒 -1 。因此,在超大规模集成(VLSI)实现中实现物理层尤其是具有高计算复杂性的组件是一个挑战。在MB-OFDM系统中起重要作用的快速傅立叶变换(FFT)块就是这些组件之一。此外,该模块的执行时间仅为312.5 ns。因此,如果采用传统方法,将需要处理器的高功耗和硬件成本来满足UWB系统的严格规范。这项研究的目的是为该系统设计专用集成电路(ASIC)FFT处理器。该规范是根据系统分析和文献研究定义的。 方法:基于算法和体系结构分析,针对MB-OFDM UWB系统,一种基于遗传算法(GA)的经典正则数字(CSD)乘数减去128点FFT处理器及其逆(IFFT)已经提出。所提出的流水线架构基于改进的Radix-2 2 算法,其乘数与常规Radix-2 2 相同。但是,可以通过用新提出的GA优化的CSD常数乘法器代替传统的复数乘法器来消除乘法复杂度和存储旋转因子系数所需的ROM存储器。该设计已用Verilog HDL编码,并针对Xilinx Virtex-II FPGA系列。它已使用Virtex-II FG456原型板和逻辑分析仪在真实硬件上完全实施和测试。 结果:根据综合报告,与常规复数乘法器相比,拟议的GA优化CSD常数复数乘法器实现了79%和50%的等效门和等待时间效率。 结论:结论是,我们成功地实现了128点FFT / IFFT处理器,该架构与传统架构相比可以满足MB-OFDM UWB系统更高吞吐量和更少面积的要求。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号