首页> 外文期刊>Journal of Engineering and Technological Sciences >On-the-fly Computation Method in Field-Programmable Gate Array for Analog-to-Digital Converter Linearity Testing
【24h】

On-the-fly Computation Method in Field-Programmable Gate Array for Analog-to-Digital Converter Linearity Testing

机译:用于模数转换器线性测试的现场可编程门阵列中的实时计算方法

获取原文
       

摘要

This paper presents a new approach to linearity testing of analog-to-digital converters (ADCs) through on-the-fly computation in field-programmable gate array (FPGA) hardware. The proposed method computes the linearity while it is processing without compromising the accuracy of the measurement, so very little overhead time is required to compute the final linearity. The results will be displayed immediately after a single ramp is supplied to the device under test. This is a cost-effective chip testing solution for semiconductor companies, achieved by reducing computing time and utilization of low-cost and low-specification automatic test equipment (ATE). The experimental results showed that the on-the-fly computation method significantly reduced the computation time (up to 44.4%) compared to the conventional process. Thus, for every 100M 12-bit ADC tested with 32 hits per code, the company can save up to 139,972 Php on electricity consumption.
机译:本文提出了一种通过现场可编程门阵列(FPGA)硬件中的实时计算对模数转换器(ADC)进行线性测试的新方法。所提出的方法在处理过程中计算线性度,而不会影响测量的准确性,因此计算最终线性度所需的开销时间很小。将单个斜坡提供给被测设备后,结果将立即显示。这是针对半导体公司的具有成本效益的芯片测试解决方案,可通过减少计算时间并利用低成本和低规格的自动测试设备(ATE)来实现。实验结果表明,与传统方法相比,动态计算方法显着减少了计算时间(最多达44.4%)。因此,每测试100M 12位ADC,每个代码命中32个命中,该公司最多可节省139,972 Php的电耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号