...
首页> 外文期刊>Journal of Electrical and Computer Engineering >VLSI Architectures for Sliding-Window-Based Space-Time Turbo Trellis Code Decoders
【24h】

VLSI Architectures for Sliding-Window-Based Space-Time Turbo Trellis Code Decoders

机译:用于基于滑动窗口的时空Turbo网格编码解码器的VLSI架构

获取原文

摘要

The VLSI implementation of SISO-MAP decoders used for traditional iterative turbo coding has been investigated in the literature. In this paper, a complete architectural model of a space-time turbo code receiver that includes elementary decoders is presented. These architectures are based on newly proposed building blocks such as a recursive add-compare-select-offset (ACSO) unit, A-, B-, Γ-, and LLR output calculation modules. Measurements of complexity and decoding delay of several sliding-window-technique-based MAP decoder architectures and a proposed parameter set lead to defining equations and comparison between those architectures.
机译:在文献中已经研究了用于传统的迭代turbo编码的SISO-MAP解码器的VLSI实现。在本文中,提出了包括基本解码器的时空turbo码接收机的完整架构模型。这些架构基于新提出的构件,例如递归加比较选择偏移量(ACSO)单元,A,B,Γ和LLR输出计算模块。几种基于滑动窗口技术的MAP解码器架构的复杂性和解码延迟的测量以及所提出的参数集导致定义方程式以及这些架构之间的比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号