...
首页> 外文期刊>Turkish Journal of Electrical Engineering and Computer Sciences >A 5-bit 5 Gs/s flash ADC using multiplexer-based decoder
【24h】

A 5-bit 5 Gs/s flash ADC using multiplexer-based decoder

机译:使用基于多路复用器的解码器的5位5 Gs / s闪存ADC

获取原文

摘要

This paper presents a 5-bit flash analog-to-digital converter design using the 0.18-mu m Taiwan Semiconductor Manufacturing Company's CMOS technology library. The designed system consists of 2 main blocks, a comparator array, and a digital decoder. The digital decoder contains a latch, 1-of-N decoder, and fat-tree encoder units. The 1-of-N decoder is implemented using 2 imes 1 multiplexers. As a result, the active die area and the power consumption are reduced, in addition to an increase in the sampling frequency. The power supply voltage range for the overall system is pm 0.9 V. For testing purposes, a ramp signal of between --0.45 V and 0.7 V is applied to the converter input. The sampling frequency is 5 Gs/s. The simulation results include a maximum power consumption of 28 mW, integral nonlinearity values of between --0.65 least significant bits (LSB) and +0.01 LSB, differential nonlinearity values of between --0.3 LSB and +0.13 LSB, and an active die area of 0.1 mm^2.
机译:本文提出了一种使用0.18μm台积电(Taiwan Semiconductor Manufacturing Company)的CMOS技术库的5位闪存模数转换器设计。设计的系统包括2个主要模块,一个比较器阵列和一个数字解码器。数字解码器包含一个锁存器,N个解码器和1个胖树编码器单元。 N分之一的解码器是使用2 x 1的多路复用器实现的。结果,除了增加采样频率之外,还减少了有源芯片面积和功耗。整个系统的电源电压范围为 pm 0.9 V.出于测试目的,将--0.45 V至0.7 V之间的斜坡信号施加到转换器输入。采样频率为5 Gs / s。仿真结果包括28 mW的最大功耗,介于--0.65最低有效位(LSB)和+0.01 LSB之间的积分非线性值,介于--0.3 LSB和+0.13 LSB之间的微分非线性值以及有效裸片面积为0.1毫米^ 2。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号