首页> 外文期刊>Research Journal of Applied Sciences: RJAS >An Efficient Multi Port Network on Chip Router Architecture for Reliable Networks
【24h】

An Efficient Multi Port Network on Chip Router Architecture for Reliable Networks

机译:用于可靠网络的高效多端口片上网络路由器架构

获取原文
           

摘要

In this research, researchers propose a memory-efficient on-chip network architecture based router design. In addition to the resource utilization of router design, the high requirements of memories in router architecture design increases the network latency. To overcome such drawback, researchers have developed an optimized weighted scheduling methodology for router architecture and integrated it in the NI such that the network and memory latencies are significantly reduced. This proposed reliable network-on-chip router can reduce faults in both the router components and the reliability components in real time environment. The area overhead is also reduced by resource multiplexing due to the on-demand buffer assignment at each output port. The proposed work results average network latency(16%) and average memory utilization (22%).
机译:在这项研究中,研究人员提出了一种基于内存高效的片上网络架构的路由器设计。除了路由器设计的资源利用率外,路由器体系结构设计中对内存的高要求还增加了网络延迟。为了克服这种缺点,研究人员针对路由器架构开发了一种优化的加权调度方法,并将其集成到NI中,从而大大减少了网络和内存延迟。所提出的可靠的片上网络路由器可以减少实时环境中路由器组件和可靠性组件中的故障。由于每个输出端口上的按需缓冲区分配,通过资源复用还可以减少区域开销。拟议的工作产生了平均网络延迟(16%)和平均内存利用率(22%)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号