首页> 外文期刊>EURASIP journal on embedded systems >Prerouted FPGA Cores for Rapid System Construction in a Dynamic Reconfigurable System
【24h】

Prerouted FPGA Cores for Rapid System Construction in a Dynamic Reconfigurable System

机译:预布线的FPGA内核,可在动态可重配置系统中快速构建系统

获取原文
           

摘要

A method of constructing prerouted FPGA cores, which lays the foundations for a rapid system construction framework for dynamically reconfigurable computing systems, is presented. Two major challenges are considered: how to manage the wires crossing a core's borders; and how to maintain an acceptable level of flexibility for system construction with only a minimum of overhead. In order to maintain FPGA computing performance, it is crucial to thoroughly analyze the issues at the lowest level of device detail in order to ensure that computing circuit encapsulation is as efficient as possible. We present the first methodology that allows a core to scale its interface bandwidth to the maximum available in a routing channel. Cores can be constructed independently from the rest of the system using a framework that is independent of the method used to place and route primitive components within the core. We use an abstract FPGA model and CAD tools that mirror those used in industry. An academic design flow has been modified to include a wire policy and an interface constraints framework that tightly constrains the use of the wires that cross a core's boundaries. Using this tool set we investigate the effect of prerouting on overall system optimality. Abutting cores are instantly connected by colocation of interface wires. Eliminating run-time routing drastically reduces the time taken to construct a system using a set of cores.
机译:提出了一种构建预先布线的FPGA内核的方法,该方法为动态可重配置计算系统的快速系统构建框架奠定了基础。考虑了两个主要挑战:如何管理跨越核心边界的电线;以及如何在最小的开销下保持可接受的系统构建灵活性。为了保持FPGA的计算性能,至关重要的是在最低级别的器件详细信息上彻底分析问题,以确保计算电路封装尽可能高效。我们提出了第一种方法,该方法允许内核将其接口带宽扩展到路由通道中可用的最大带宽。可以使用一个独立于系统其余部分的框架来构建内核,该框架与用于在内核中放置和路由原始组件的方法无关。我们使用抽象的FPGA模型和CAD工具来反映行业中使用的模型。对学术设计流程进行了修改,以包括电线策略和接口约束框架,该框架严格限制了跨越核心边界的电线的使用。使用该工具集,我们研究了预路由对整体系统最优性的影响。相邻的芯线通过并置接口线立即连接。消除运行时路由可大大减少使用一组内核构建系统所需的时间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号