...
首页> 外文期刊>EURASIP journal on embedded systems >A Systematic Approach to Design Low-Power Video Codec Cores
【24h】

A Systematic Approach to Design Low-Power Video Codec Cores

机译:一种设计低功耗视频编解码器内核的系统方法

获取原文
           

摘要

The higher resolutions and new functionality of video applications increase their throughput and processing requirements. In contrast, the energy and heat limitations of mobile devices demand low-power video cores. We propose a memory and communication centric design methodology to reach an energy-efficient dedicated implementation. First, memory optimizations are combined with algorithmic tuning. Then, a partitioning exploration introduces parallelism using a cyclo-static dataflow model that also expresses implementation-specific aspects of communication channels. Towards hardware, these channels are implemented as a restricted set of communication primitives. They enable an automated RTL development strategy for rigorous functional verification. The FPGA/ASIC design of an MPEG-4 Simple Profile video codec demonstrates the methodology. The video pipeline exploits the inherent functional parallelism of the codec and contains a tailored memory hierarchy with burst accesses to external memory. 4CIF encoding at 30 fps, consumes 71 mW in a 180 nm, 1.62 V UMC technology.
机译:视频应用程序的高分辨率和新功能增加了它们的吞吐量和处理要求。相反,移动设备的能量和热量限制要求使用低功耗视频内核。我们提出一种以存储器和通信为中心的设计方法,以实现节能的专用实现。首先,将内存优化与算法调整相结合。然后,分区探索使用循环静态数据流模型引入并行性,该模型还表达了通信通道特定于实现的方面。对于硬件,这些通道被实现为一组受限制的通信原语。它们为严格的功能验证提供了自动化的RTL开发策略。 MPEG-4简单配置文件视频编解码器的FPGA / ASIC设计演示了该方法。视频管道利用了编解码器的固有功能并行性,并包含量身定制的存储器层次结构,可对外部存储器进行突发访问。 30 fps的4CIF编码在180 nm 1.62 V UMC技术中消耗71 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号