...
首页> 外文期刊>International Journal of Information and Communication Technology Research >FPGA Based Digital System for Detection of Dicrotic Notch in the Carotid Pulse Signal
【24h】

FPGA Based Digital System for Detection of Dicrotic Notch in the Carotid Pulse Signal

机译:基于FPGA的颈动脉脉搏信号重度刻痕数字系统。

获取原文

摘要

Heart disease is one of the leading causes of death in human beings. A survey shows every year about 900,000 peoples die due to heart diseases worldwide. Carotid pulse is a pressure signal recorded over the carotid artery as it passes near the surface of the body at the neck. An abnormal carotid pulse called the dicrotic pulse occurs when patients suffer from sepsis, hypovolemic shock, cardiac tamponade, aortic stenosis. Dicrotic notch usually denotes a very low stroke volume, particularly in patients with dilated cardiomyopathy. Lehner and Rangayyan proposed a methodology to detect this dicrotic notch in the carotid pulse signal. This method used the least-squares estimate of the second derivative because a first-derivative operation would give an almost-constant output for the downward slope. In this paper, a digital system is designed to detect the dicrotic notch in the carotid pulse using Verilog Hardware Description Language. Hardware description languages such as Verilog differ from software programming languages because they include ways of describing the propagation of time and signal dependencies (sensitivity). Verilog modules that conform to a synthesizable coding-style, known as RTL (register transfer level), can be physically realized by synthesis software. Synthesis-software algorithmically transforms the Verilog source code into a netlist, a logically-equivalent description consisting only of elementary logic primitives (AND, OR, NOT, flip-flops, etc.) that are available in a specific FPGA or VLSI technology. Further manipulations to the netlist ultimately lead to a circuit fabrication blueprint. Here architecture of a digital system for detection of dicrotic notch in the carotid pulse signal has been proposed by using Verilog HDL based XILINX FPGA board. By this system patients can check his carotid pulse immediately after he feel sick without getting himself admitted in hospital which can save many lives.
机译:心脏病是人类死亡的主要原因之一。一项调查显示,全世界每年约有90万人死于心脏病。颈动脉搏动是在颈动脉经过靠近颈部的身体表面时记录在颈动脉上方的压力信号。当患者患有败血症,低血容量性休克,心脏压塞,主动脉瓣狭窄时,就会发生一种称为“坏死性脉搏”的异常颈动脉搏动。重发性切口通常表示卒中量很低,尤其是在扩张型心肌病患者中。 Lehner和Rangayyan提出了一种方法来检测颈动脉脉冲信号中的这种重症性切口。该方法使用了二阶导数的最小二乘估计,因为一阶导数运算将为向下的斜率提供几乎恒定的输出。在本文中,设计了一种数字系统,该系统使用Verilog硬件描述语言来检测颈动脉搏动中的重症刻痕。诸如Verilog之类的硬件描述语言与软件编程语言不同,因为它们包括描述时间传播和信号依赖性(灵敏度)的方式。符合综合编码风格的Verilog模块(称为RTL(寄存器传输级别))可以通过综合软件物理实现。综合软件通过算法将Verilog源代码转换为网表,即等效于逻辑的描述,仅由特定FPGA或VLSI技术中可用的基本逻辑原语(AND,OR,NOT,触发器等)组成。对网表的进一步操作最终导致电路制造蓝图。在这里,已经通过使用基于Verilog HDL的XILINX FPGA板提出了一种用于检测颈动脉脉冲信号中的重凹陷波的数字系统的体系结构。通过该系统,患者在感到不适后可以立即检查其颈动脉搏动,而无需住院,这可以挽救许多生命。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号