首页> 外文期刊>International Journal of Engineering and Technology >Digital Filter Architectures for Multi-Standard Wireless Transceivers
【24h】

Digital Filter Architectures for Multi-Standard Wireless Transceivers

机译:用于多标准无线收发器的数字滤波器架构

获取原文
           

摘要

This paper addresses on two different architectures of digital decimation filter design of a multi-standard RF transceivers. Instead of using single stage decimation filter network, the filters are implemented in multiple stages using FPGA to optimize the area and power. The proposed decimation filter architectures reflect the considerable reduction in area & power consumption without degradation of performance. The filter coefficients are derived from MATLAB , the filter architectures are implemented and tested using Xilinx SPARTAN FPGA . The Xilinx ISE 9.2i tool is used for logic synthesis and the Xpower analysis tool is used for estimating the power consumption. First, the types of decimation filter architectures are tested and implemented using conventional binary number system. Then the different encoding schemes i.e. Canonic Signed Digit (CSD) representation is used for filter coefficients and then the architecture performance is tested .The results of CSD based architecture show a considerable reduction in the area & power against the conventional number system based filter design implementation.
机译:本文介绍了两种不同架构的多标准RF收发器的数字抽取滤波器设计。代替使用单级抽取滤波器网络,这些滤波器使用FPGA在多级中实现,以优化面积和功耗。所提出的抽取滤波器架构反映了面积和功耗的显着减少,而不会降低性能。滤波器系数是从MATLAB导出的,滤波器的体系结构是使用Xilinx SPARTAN FPGA来实现和测试的。 Xilinx ISE 9.2i工具用于逻辑综合,Xpower分析工具用于估计功耗。首先,使用常规二进制数系统测试和实现抽取滤波器架构的类型。然后将不同的编码方案,即标准正负号(CSD)表示形式用于滤波器系数,然后测试体系结构性能。基于CSD的体系结构的结果表明,与基于常规数字系统的滤波器设计实现相比,面积和功耗大大降低了。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号