...
首页> 外文期刊>International Journal of Computer Science and Security >Hardware Architecture of Complex K-best MIMO Decoder
【24h】

Hardware Architecture of Complex K-best MIMO Decoder

机译:复杂K最佳MIMO解码器的硬件架构

获取原文
           

摘要

This paper presents a hardware architecture of complex K-best Multiple Input Multiple Output (MIMO) decoder reducing the complexity of Maximum Likelihood (ML) detector. We develop a novel low-power VLSI design of complex K-best decoder for MIMO and 64 QAM modulation scheme. Use of Schnorr-Euchner (SE) enumeration and a new parameter, Rlimit in the design reduce the complexity of calculating K-best nodes to a certain level with increased performance. The total word length of only 16 bits has been adopted for the hardware design limiting the bit error rate (BER) degradation to 0.3 dB with list size, K and Rlimit equal to 4. The proposed VLSI architecture is modeled in Verilog HDL using Xilinx and synthesized using Synopsys Design Vision in 45 nm CMOS technology. According to the synthesize result, it achieves 1090.8 Mbps throughput with power consumption of 782 mW and latency of 0.33 us. The maximum frequency the design proposed is 181.8 MHz.
机译:本文提出了一种复杂的K最佳多输入多输出(MIMO)解码器的硬件体系结构,可降低最大似然(ML)检测器的复杂性。我们针对MIMO和64 QAM调制方案开发了一种复杂的K最佳解码器的新型低功耗VLSI设计。设计中使用Schnorr-Euchner(SE)枚举和新参数Rlimit将K最佳节点的计算复杂度降低到一定水平,从而提高了性能。硬件设计仅采用了16位的总字长,在列表大小,K和Rlimit等于4的情况下,将误码率(BER)的下降限制为0.3 dB。拟议的VLSI体系结构在Xilinx和Verilog HDL中建模使用Synopsys Design Vision在45 nm CMOS技术中合成。根据综合结果,它实现了1090.8 Mbps的吞吐量,功耗为782 mW,延迟为0.33 us。设计提出的最大频率为181.8 MHz。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号