...
首页> 外文期刊>IEICE transactions on information and systems >Fault-Tolerant FPGA: Architectures and Design for Programmable Logic Intellectual Property Core in SoC
【24h】

Fault-Tolerant FPGA: Architectures and Design for Programmable Logic Intellectual Property Core in SoC

机译:容错FPGA:SoC中可编程逻辑知识产权核心的体系结构和设计

获取原文

摘要

In this paper, we propose fault-tolerant field-programmable gate array (FPGA) architectures and their design framework for intellectual property (IP) cores in system-on-chip (SoC). Unlike discrete FPGAs, in which the integration scale can be made relatively large, programmable IP cores must correspond to arrays of various sizes. The key features of our architectures are a regular tile structure, spare modules and bypass wires for fault avoidance, and a configuration mechanism for single-cycle reconfiguration. In addition, we utilize routing tools, namely EasyRouter for proposed architecture. This tool can handle various array sizes corresponding to developed programmable IP cores. In this evaluation, we compared the performances of conventional FPGAs and the proposed fault-tolerant FPGA architectures. On average, our architectures have less than 1.82 times the area and 1.11 times the delay compared with traditional island-style FPGAs. At the same time, our FPGA shows a higher fault tolerant performance.
机译:在本文中,我们提出了容错现场可编程门阵列(FPGA)架构及其针对片上系统(SoC)中知识产权(IP)内核的设计框架。与分立的FPGA相比,集成度可以相对较大,而可编程IP内核必须与各种大小的阵列相对应。我们架构的关键特征是常规的磁贴结构,备用模块和旁路线(用于避免故障)以及用于单周期重新配置的配置机制。此外,我们利用路由工具,即EasyRouter提出了架构。该工具可以处理与开发的可编程IP内核相对应的各种阵列大小。在这次评估中,我们比较了传统FPGA和拟议的容错FPGA体系结构的性能。平均而言,与传统的岛式FPGA相比,我们的体系结构的面积不到1.82倍,延迟为1.11倍。同时,我们的FPGA显示出更高的容错性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号