首页> 外文期刊>IEICE Electronics Express >HyDMA: low-latency inter-core DMA based on a hybrid packet-circuit switching network-on-chip
【24h】

HyDMA: low-latency inter-core DMA based on a hybrid packet-circuit switching network-on-chip

机译:HyDMA:低延迟内核间DMA,基于片上混合分组电路交换网络

获取原文
           

摘要

References(17) With a growing number of cores integrated in a single chip, the efficiency of inter-core direct memory access (DMA) transfers has an increasingly significant impact on the overall performance of parallel applications running on network-on-chip (NoC) processors. In this paper we propose HyDMA, a low-latency inter-core DMA approach based on a hybrid packet-circuit switching NoC. With dynamic setup and lengthening of circuit channels composing of bidirectional links, HyDMA can achieve both high flexibility of packet switching and low communication latency of circuit switching for concurrent DMA transfers. Experimental results prove HyDMA exhibits high efficiency with marginal hardware overhead.
机译:参考文献(17)随着越来越多的内核集成到单个芯片中,内核间直接内存访问(DMA)传输的效率对在片上网络(NoC)上运行的并行应用程序的整体性能产生越来越重要的影响。 )处理器。在本文中,我们提出了HyDMA,一种基于混合分组电路交换NoC的低延迟内核间DMA方法。通过动态设置和延长双向链接所组成的电路通道,HyDMA可以实现数据包交换的高度灵活性和同时进行DMA传输的电路交换的通信延迟低。实验结果证明,HyDMA具有较高的效率,并具有少量的硬件开销。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号