...
首页> 外文期刊>IEICE Electronics Express >A unified solution to reduce test power and test volume for Test-per-scan schemes
【24h】

A unified solution to reduce test power and test volume for Test-per-scan schemes

机译:降低每次扫描测试方案的测试功率和测试量的统一解决方案

获取原文
           

摘要

References(8) This paper proposes a unified solution to reduce test power and test volume for test-per-scan schemes. With the self-testing using MISR and Parallel SRSG (STUMPS) architecture and the developed reconfigurable Johnson counter, the proposed test pattern generator (TPG) applies two transition sequences to all scan chains, and the primary inputs of the circuit under test (CUT) keep unchanged at most times. Therefore, the switching activities both in the combinational block and in scan chains can be reduced simultaneously. If the generated test vectors that do not contribute to fault coverage are filtered out, the remaining deterministic patterns show the favorable features of high compressible and low-test power. Simulation results on ISCAS'89 benchmarks demonstrate that the proposed TPG imposes negligible impact on test length and power overhead of the CUT.
机译:参考文献(8)本文提出了一种统一的解决方案,以降低每次扫描测试方案的测试功率和测试量。通过使用MISR和并行SRSG(STUMPS)架构的自检以及已开发的可重新配置的Johnson计数器,建议的测试模式生成器(TPG)将两个转换序列应用于所有扫描链,以及被测电路(CUT)的主要输入大多数时候保持不变。因此,可以同时减少组合块和扫描链中的开关活动。如果滤除生成的对故障覆盖没有帮助的测试向量,则其余确定性模式将显示出高可压缩性和低测试能力的有利特征。在ISCAS'89基准测试中的仿真结果表明,建议的TPG对CUT的测试长度和功率开销的影响可忽略不计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号