...
首页> 外文期刊>IEICE Electronics Express >A low-jitter pulsewidth control loop with high supply noise rejection
【24h】

A low-jitter pulsewidth control loop with high supply noise rejection

机译:具有高电源噪声抑制能力的低抖动脉宽控制环路

获取原文

摘要

References(5) A low-jitter pulsewidth control loop (PWCL) with high supply noise rejection for high-speed pipelined ADC is presented in this letter. Based on the edge triggered PWCL, An improved charge pump, a novel control stage (CS) and delay compensation circuits (DCC) was utilized to decrease the supply-induced jitter. The experimental results demonstrate that within 180ns the PWCL can lock the clock duty cycles for the accuracy of 50±1% with 10%∼90% input duty cycle from 50MHz to 500MHz. The p-p jitter is 10.1ps at 500MHz, and the variation of duty cycle is less than 0.05% within ±10% supply noise.
机译:参考文献(5)介绍了一种用于高速流水线ADC的具有高电源噪声抑制能力的低抖动脉宽控制环路(PWCL)。基于边缘触发的PWCL,采用了改进的电荷泵,新型控制级(CS)和延迟补偿电路(DCC)来减少电源引起的抖动。实验结果表明,PWCL可以在180ns内锁定时钟占空比,精度为50±1%,而50MHz至500MHz的输入占空比为10%〜90%。在500MHz时,p-p抖动为10.1ps,在±10%的电源噪声范围内,占空比的变化小于0.05%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号