首页> 外文期刊>IEICE Electronics Express >Efficiency optimization of charge pump circuit in NAND FLASH memory
【24h】

Efficiency optimization of charge pump circuit in NAND FLASH memory

机译:NAND FLASH存储器中电荷泵电路的效率优化

获取原文
           

摘要

References(4) Cited-By(1) In this paper, power efficiency optimization scheme of charge pump circuit in NAND FLASH memory was proposed. The proposed scheme was implemented in program/erase charge pump by pump stage number control method. The maximum power efficiency of this pump is about 30%, and the maximum point is around 70% point of highest voltage level. So in this paper, to operate program/erase pump in highest power efficiency area, the pump stage number control scheme is proposed and evaluated in 20nm 64Gb MLC NAND FLASH memory circuit. Simulation result shows overall improvement of power efficiency, and at the wafer test about 10mA peak current reduction and overall improvement of power dissipation are found.
机译:参考文献(4)By-By(1)提出了NAND​​ FLASH存储器中电荷泵电路的功率效率优化方案。该方案通过泵级数控制方法在程序/擦除电荷泵中实现。该泵的最大功率效率约为30%,最高点约为最高电压电平的70%。因此,在本文中,为了在最高功率效率区域中运行程序/擦除泵,提出了泵级数控制方案,并在20nm 64Gb MLC NAND FLASH存储电路中进行了评估。仿真结果表明,总体而言,功率效率得到了改善,在晶圆测试中,峰值电流降低了约10mA,并且功耗得到了总体改善。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号