首页> 外文期刊>British Journal of Applied Science and Technology >A Fast-Lock Low-Jitter DLL with Double EdgeSynchronization in 0.18??m CMOS Technology
【24h】

A Fast-Lock Low-Jitter DLL with Double EdgeSynchronization in 0.18??m CMOS Technology

机译:具有0.18?m CMOS技术的双边缘同步功能的快速锁定低抖动DLL

获取原文
       

摘要

Aims: This paper describes a fast-lock, low-power, low-jitter and good duty-cycle correction capability delay locked loop with double edge synchronization which is mainly used in clock alignment process. A clock aligner’s task is to phase-align a chip internal clock with a reference clock. The main advantage of delay locked loop rather than phase locked loop is related to good jitter performance of it. Double edge synchronization method leads to more power consumption and it can increase rms and peak-to-peak jitter therefore, in this work rms jitter, peak-to-peak jitter and power consumption are implemented to understand if this statement is always true or not. So, this case became one of our aims. Study Design: Double edge synchronization delay locked loop.Place and Duration of Study: Department of Electrical Engineering (Islamic Azad University, Central Tehran Branch), between February 2012 and September 2012.Methodology: Comparing with single edge synchronization delay locked loops, double edge synchronization method has its own advantages and disadvantages. Using two phase frequency detectors, two charge pumps and two loop filters in double edge delay locked loops, increases the jitter and power consumption. In this paper, to overcome these challenges for the introduced delay locked loop circuit, proper blocks with suitable characteristic for each MOSFET were used which took a lot of time to find ones with the help of HSPICE simulator. Results: All the simulation results are based on 0.18μm CMOS technology with 1.8V supply voltage. The HSPICE simulation results show the proposed delay locked loop circuit generates clock signals ranging from 750MHz to 1GHz. The maximum power consumption of the DLL circuit at 1GHz is 3.4mW. The maximum and minimum of rms jitters are 9.12 and 0.463ps and the maximum and minimum of peak-to-peak jitters are 124.89 and 2.52ps, respectively. The locking time of proposed delay locked loop is less than 20ns within the operating frequency band. Another feature of this architecture is that it has good duty cycle correction capability (50±0.9%). It should be note that, in double edge DLL it is so important to find a balance between duty cycle (should be around 50%), jitter and power consumption. Rms jitter, peak-to-peak jitter, power consumption and also duty cycle error are calculated by HSPICE simulator. (Cosmosscope program in HSPICE simulator can be used for these measurements).Conclusion: Although designing double edge synchronization method in delay locked loops is challenging and it takes more area than single edge delay locked loops (which is mentioned as the main disadvantages of double edge delay locked loops and we all agree on this), by choosing suitable blocks it can be used without jitter performance or power consumption challenges. In other word, the results of this paper shows that all the effective and important items of introduced double edge delay locked loop (such as power consumption, rms jitter and peak-to-peak jitter) are as well as single edge delay locked loops in most articles. So when it is suitable to use double edge delay locked loop instead of single edge delay locked loop, it should be no concern about these items.
机译:目的:本文描述了一种具有双沿同步的快速锁定,低功耗,低抖动和良好的占空比校正能力的延迟锁定环路,该环路主要用于时钟对准过程。时钟对齐器的任务是将芯片内部时钟与参考时钟相位对齐。延迟锁定环路而不是锁相环路的主要优点与它的良好抖动性能有关。双沿同步方法会导致更多的功耗,并且会增加均方根值和峰峰值抖动,因此,在这项工作中,均方根抖动,峰峰值抖动和功耗将实现以了解该陈述是否始终为真。因此,此案成为我们的目标之一。研究设计:双边同步延迟锁定环研究地点和持续时间:电气工程系(伊斯兰阿扎德大学,德黑兰中部),2012年2月至2012年9月方法:比较单边同步延迟锁定环,双边同步方法有其自身的优缺点。在双沿延迟锁定环路中使用两个相位频率检测器,两个电荷泵和两个环路滤波器会增加抖动和功耗。在本文中,为了克服引入的延迟锁定环路电路的这些挑战,使用了适合每个MOSFET特性的合适模块,这需要大量时间才能借助HSPICE仿真器找到。结果:所有仿真结果均基于具有1.8V电源电压的0.18μmCMOS技术。 HSPICE仿真结果表明,所提出的延迟锁定环路电路产生的时钟信号范围为750MHz至1GHz。 DLL电路在1GHz时的最大功耗为3.4mW。均方根抖动的最大值和最小值分别为9.12和0.463ps,峰峰值抖动的最大值和最小值分别为124.89和2.52ps。建议的延迟锁定环的锁定时间在工作频带内小于20ns。该架构的另一个特点是它具有良好的占空比校正能力(50±0.9%)。应当注意,在双边DLL中,在占空比(应为50%左右),抖动和功耗之间找到平衡非常重要。均方根抖动,峰峰值抖动,功耗以及占空比误差均由HSPICE仿真器计算得出。 (可以使用HSPICE仿真器中的Cosmosscope程序进行这些测量。)结论:尽管在延迟锁定环中设计双边缘同步方法是一项挑战,并且比单边缘延迟锁定环要占用更多的面积(这被称为双边缘的主要缺点)延迟锁定环路,我们都同意这一点),通过选择合适的模块,可以使用它而不会产生抖动性能或功耗问题。换句话说,本文的结果表明,引入的双沿延迟锁定环路的所有有效和重要项目(例如功耗,均方根抖动和峰峰值抖动)以及大多数文章。因此,当适合使用双沿延迟锁定环路而不是单沿延迟锁定环路时,就不必担心这些问题。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号