...
首页> 外文期刊>IEEE Solid-State Circuits Letters >A 0.4-ps-Jitter −52-dBc-Spur Synthesizable Injection-Locked PLL With Self-Clocked Nonoverlap Update and Slope-Balanced Subsampling BBPD
【24h】

A 0.4-ps-Jitter −52-dBc-Spur Synthesizable Injection-Locked PLL With Self-Clocked Nonoverlap Update and Slope-Balanced Subsampling BBPD

机译:具有自锁非重叠更新和斜率平衡二次采样BBPD的0.4ps抖动−52dBc杂散可合成注入锁定PLL

获取原文
获取原文并翻译 | 示例

摘要

In this letter, a fully synthesizable injection-locked phase-locked loop (IL-PLL) is presented. The proposed PLL employed a nonmodified digital standard cell library, and enable fast design migration to other processes. To minimize the reference spur, a self-clocked nonoverlap update scheme is proposed to reduce the reference spur caused by digital logic clocking. Besides, a slope-balanced fully symmetrical multiplexer (MUX) and subsampling bang-bang phase detector (SS-BBPD) is proposed. With constraint-directed automatic layout synthesis, the delay offset is greatly reduced. Implemented in a 65-nm CMOS process, the PLL achieved a 0.4-ps integrated jitter at 1-GHz output frequency with -52-dBc reference spur. The power consumptions are 1.2 mW, corresponding to figures of merit of -247.2 dB.
机译:在这封信中,提出了一种完全可合成的注入锁定锁相环(IL-PLL)。拟议的PLL采用了未经修改的数字标准单元库,并能够快速将设计移植到其他过程。为了最小化参考杂散,提出了一种自时钟非重叠更新方案,以减少由数字逻辑时钟引起的参考杂散。此外,还提出了一种斜率平衡的全对称多路复用器(MUX)和二次采样的Bang-bang相位检测器(SS-BBPD)。利用约束导向的自动布局合成,可以大大减少延迟偏移。 PLL采用65nm CMOS工艺实现,在1GHz输出频率下具有-52dBc的基准杂散,实现了0.4ps的集成抖动。功耗为1.2 mW,相当于-247.2 dB的品质因数。

著录项

相似文献

  • 外文文献
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号