首页> 外文期刊>IEEE Transactions on Consumer Electronics >A cost-effective architecture for HDTV video decoder in ATSC receivers
【24h】

A cost-effective architecture for HDTV video decoder in ATSC receivers

机译:ATSC接收机中HDTV视频解码器的经济高效架构

获取原文
获取原文并翻译 | 示例
           

摘要

We describe the architecture of an HDTV video decoder, Vincent5, for MPEG2 MP@HL video decoding and format conversion of all 18 ATSC DTV formats in real-time. Vincent5 adopts a dataflow architecture for its main decoding functions in contrast to the conventional decoders that use a strict pipelined structure. Consequently, this makes it possible for us to explore wide design choices in the architecture decision for each decoding function. In Vincent5 we introduce a new memory control scheme of reducing the memory bandwidth, which is necessary in MPEG2 MP@HL decoding for a cost-effective solution. Without increasing the hardware complexity of Vincent5, we embed three programmable cores into the dedicated hardware to maximize its programmability. Vincent5 was described using the VHDL and its functionality was verified with standard MPEG2 bitstreams. Vincent5 includes 115 K logic gates, 118 Kb RAM, and 32 Kb ROM after logic synthesis and had been fabricated utilizing 3 ML 0.5 /spl mu/m CMOS technology.
机译:我们描述了用于MPEG2 MP @ HL视频解码和所有18种ATSC DTV格式的实时格式转换的HDTV视频解码器Vincent5的体系结构。与使用严格流水线结构的常规解码器相比,Vincent5的主要解码功能采用了数据流体系结构。因此,这使我们有可能针对每种解码功能在体系结构决策中探索广泛的设计选择。在Vincent5中,我们引入了一种减少内存带宽的新内存控制方案,这对于MPEG2 MP @ HL解码而言是一种经济高效的解决方案所必需的。在不增加Vincent5的硬件复杂性的情况下,我们将三个可编程内核嵌入到专用硬件中以最大化其可编程性。 Vincent5是使用VHDL描述的,其功能已通过标准MPEG2比特流进行了验证。经过逻辑综合后,Vincent5包括115 K逻辑门,118 Kb RAM和32 Kb ROM,并采用3 ML 0.5 / spl mu / m CMOS技术制造。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号