...
首页> 外文期刊>IEEE Transactions on Consumer Electronics >Low-cost reconfigurable VLSI architecture for fast fourier transform
【24h】

Low-cost reconfigurable VLSI architecture for fast fourier transform

机译:低成本的可重构VLSI架构,可实现快速傅立叶变换

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

In this paper, a low-cost reconfigurable FFT processor employing novel dual-path pipelined sharedmemory architecture is presented. Based on this architecture, an elaborate memory configuration scheme is designed to make single-port SRAM available. Moreover, a mixed-radix butterfly unit is also designed, which makes the processor capable of multimode operation. Compared with previous ones, the proposed architecture can greatly reduce area. In addition, an optimized data scaling approach is proposed and the Signal-to-Quantization Noise Ratio (SQNR) of an 8Kpoint fixed-point FFT can achieve 52.7dB with the wordlength of 13bit. A test chip for DVB-T/H is implemented with the proposed architecture and fabricated in 0.18-??m single-poly six-metal CMOS process. The core area of this chip is 2.83mm2 with the power dissipation of 25.8mW at 20MHz.
机译:本文提出了一种采用新型双路径流水线式共享内存架构的低成本可重构FFT处理器。基于此架构,精心设计的存储器配置方案旨在使单端口SRAM可用。此外,还设计了混合基蝶形单元,使处理器能够进行多模式操作。与以前的架构相比,该架构可以大大减少面积。此外,提出了一种优化的数据缩放方法,并且8Kpoint定点FFT的信噪比(SQNR)可以在字长为13bit的情况下达到52.7dB。用于DVB-T / H的测试芯片采用所提出的架构实现,并以0.18-μm的单多晶硅六金属CMOS工艺制造。该芯片的核心面积为2.83mm2,在20MHz时的功耗为25.8mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号