...
首页> 外文期刊>IEEE Transactions on Consumer Electronics >Hardware-and-memory-sharing architecture of deblocking filter for VP8 and H.264/AVC
【24h】

Hardware-and-memory-sharing architecture of deblocking filter for VP8 and H.264/AVC

机译:VP8和H.264 / AVC的去块滤波器的硬件和内存共享架构

获取原文
获取原文并翻译 | 示例

摘要

In this paper, a hardware sharing architecture is proposed to support multi-standards--VP8 and H.264/AVC. To achieve a common architecture, the deblocking filters of VP8 and H.264/AVC are reorganized, and the lossless sharing architecture (RO-DBK) is obtained. For the lossy application such as low-resolution display devices, the modified coefficients to derive a highly sharing architecture (LC-DBK) are further adapted. The experimental results show that the PSNR only drops 0.36% on average for LC-DBK. These two proposed architectures save 74.2% and 80.2% arithmetic logic units, respectively. To further reduce memory usage, we propose a new VLSI architecture. In this VLSI architecture, the deblocking filter and the interpolation result of motion compensation and inverse transform share the same SRAM. To achieve this, a rearranged filtering order is also proposed. This design only uses 32 bytes transpose buffer without any SRAM usage. To reach real-time processing, a 3-staged pipeline scheduling is also proposed. The proposed design is implemented within 0.18 μm process. The working frequency is 100 MHz and the overall gate count is 3.9K.
机译:本文提出了一种硬件共享体系结构,以支持VP8和H.264 / AVC等多种标准。为了实现通用架构,对VP8和H.264 / AVC的解块滤波器进行了重组,并获得了无损共享架构(RO-DBK)。对于诸如低分辨率显示设备之类的有损应用,进一步修改了用于获得高度共享架构(LC-DBK)的修改系数。实验结果表明,LC-DBK的PSNR平均仅下降0.36%。这两个提议的体系结构分别节省了74.2%和80.2%的算术逻辑单元。为了进一步减少内存使用,我们提出了一种新的VLSI架构。在这种VLSI架构中,解块滤波器以及运动补偿和逆变换的内插结果共享同一SRAM。为了实现这一点,还提出了重新布置的滤波顺序。该设计仅使用32字节的转置缓冲区,而没有使用任何SRAM。为了达到实时处理,还提出了一个三阶段流水线调度。拟议的设计在0.18μm的工艺内实现。工作频率为100 MHz,总门数为3.9K。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号