...
首页> 外文期刊>Computers, IEEE Transactions on >MIHST: A Hardware Technique for Embedded Microprocessor Functional On-Line Self-Test
【24h】

MIHST: A Hardware Technique for Embedded Microprocessor Functional On-Line Self-Test

机译:MIHST:嵌入式微处理器功能在线自检的硬件技术

获取原文
获取原文并翻译 | 示例
           

摘要

Testing processor cores embedded in systems-on-chip (SoCs) is a major concern for industry nowadays. In this paper, we describe a novel solution which merges the SBST and BIST principles. The technique we propose forces the processor to execute a compact SBST-like test sequence by using a hardware module called MIcroprocessor Hardware Self-Test (MIHST) unit, which is intended to be connected to the system bus like a normal memory core, requesting no modification of the processor core internal structure. The benefit of using the MIHST approach is manifold: while guaranteeing the same or higher defect coverage of the traditional SBST approach, it reduces the time for test execution, better preserves the processor core Intellectual Property (IP), does not require the system memory to store the test program nor the test data, and can be easily adopted for non-concurrent on-line testing, since it minimizes the required system resources. The feasibility and effectiveness of the approach were evaluated on a couple of pipelined processors.
机译:如今,测试嵌入在片上系统(SoC)中的处理器内核已成为业界的主要关注点。在本文中,我们描述了一种融合SBST和BIST原理的新颖解决方案。我们提出的技术通过使用称为MIcroprocessor硬件自测试(MIHST)单元的硬件模块,迫使处理器执行类似于SBST的紧凑测试序列,该模块旨在像普通存储内核一样连接到系统总线,而无需修改处理器核心内部结构。使用MIHST方法的好处是多方面的:在保证与传统SBST方法相同或更高的缺陷覆盖率的同时,它减少了测试执行的时间,更好地保留了处理器核心知识产权(IP),不需要系统内存来存储测试程序或测试数据,并且可以轻松地用于非并行在线测试,因为它可以最大限度地减少所需的系统资源。在几个流水线处理器上评估了该方法的可行性和有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号