...
首页> 外文期刊>IEEE Transactions on Computers >Design of Approximate Radix-4 Booth Multipliers for Error-Tolerant Computing
【24h】

Design of Approximate Radix-4 Booth Multipliers for Error-Tolerant Computing

机译:用于容错计算的近似Radix-4展位乘法器的设计

获取原文
获取原文并翻译 | 示例

摘要

Approximate computing is an attractive design methodology to achieve low power, high performance (low delay) and reduced circuit complexity by relaxing the requirement of accuracy. In this paper, approximate Booth multipliers are designed based on approximate radix-4 modified Booth encoding (MBE) algorithms and a regular partial product array that employs an approximate Wallace tree. Two approximate Booth encoders are proposed and analyzed for error-tolerant computing. The error characteristics are analyzed with respect to the so-called approximation factor that is related to the inexact bit width of the Booth multipliers. Simulation results at 45 nm feature size in CMOS for delay, area and power consumption are also provided. The results show that the proposed 16-bit approximate radix-4 Booth multipliers with approximate factors of 12 and 14 are more accurate than existing approximate Booth multipliers with moderate power consumption. The proposed R4ABM2 multiplier with an approximation factor of 14 is the most efficient design when considering both power-delay product and the error metric NMED. Case studies for image processing show the validity of the proposed approximate radix-4 Booth multipliers.
机译:近似计算是一种有吸引力的设计方法,可通过放宽对精度的要求来实现低功耗,高性能(低延迟)并降低电路复杂性。本文基于近似基数4修改的Booth编码(MBE)算法和采用近似Wallace树的规则部分乘积数组设计近似Booth乘数。提出了两种近似的Booth编码器并对其进行了容错计算分析。针对与布斯乘法器的不精确位宽相关的所谓近似因子,分析了误差特性。还提供了针对延迟,面积和功耗的CMOS特性尺寸为45 nm的仿真结果。结果表明,与具有中等功耗的现有近似Booth乘法器相比,拟议的近似系数为12和14的16位近似radix-4 Booth乘法器更准确。当同时考虑功率延迟乘积和误差度量NMED时,建议的R4ABM2乘法器具有大约14的倍数,是最有效的设计。图像处理的案例研究表明所提出的近似基数为4的Booth乘数的有效性。

著录项

  • 来源
    《IEEE Transactions on Computers 》 |2017年第8期| 1435-1441| 共7页
  • 作者单位

    College of Electronic Information and Engineering, Nanjing University of Aeronautics and Astronautics, Nanjing, Jiangsu, China;

    College of Electronic Information and Engineering, Nanjing University of Aeronautics and Astronautics, Nanjing, Jiangsu, China;

    College of Electronic Information and Engineering, Nanjing University of Aeronautics and Astronautics, Nanjing, Jiangsu, China;

    Department of Electrical and Computer Engineering, University of Alberta, Edmonton, AB, Canada;

    Department of Electrical and Computer Engineering, University of Alberta, Edmonton, AB, Canada;

    Department of Electrical and Computer Engineering, Northeastern University, Boston, MA;

  • 收录信息
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    Logic gates; Delays; Image coding; Encoding; Power demand; Adders;

    机译:逻辑门;延迟;图像编码;编码;功率需求;加法器;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号