首页> 外文期刊>Computer Communications >A novel high speed Low Latency Column Bit Compressed MAC architecture for Wireless Sensor Network applications
【24h】

A novel high speed Low Latency Column Bit Compressed MAC architecture for Wireless Sensor Network applications

机译:用于无线传感器网络应用的新型高速低延迟柱位压缩MAC架构

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

Wireless Sensor Network (WSN) provides significant challenges for application such as distributed control and digital signal processing. Multiply-Accumulate Unit (MAC) plays a significant role in kernel computation which determines the speed and power factor of entire system. Constructing low power and high speed MAC is very critical to utilize VLSI technologies in WSN. This research work concentrates on fast, low power and reduced delay based Low Latency Column Bit Compressed (LLCBC) MAC. This proposed MAC design based on binary stacking counter is designed for optimizing delay, power, area and hardware complexities. Increased operational speed is attained by performing 6:3 and 7:3 binary stacking counters with higher column indeed of conventional full adder. The proposed method is simulated using cadence environment, in which superior outcomes are attained. The parameters such as Area, Cells, leakage power (nW), Dynamic Power (nW), Total Power (nW) and Delay (ps) are evaluated. For instance, in 16 bit, the proposed (LLCBC) MAC consumes 14.4% Area, 17.5% Total Power and 46.2% Delay with respect to maximum value among all MAC units compared. The proposed architecture is simulated, synthesized and place & route is done with 90 nm standard CMOS library using cadence SOC encounter, effectual improvement in terms of Power, Area, and Delay is attained.
机译:无线传感器网络(WSN)为诸如分布式控制和数字信号处理等应用提供了重大挑战。乘法累积单位(MAC)在内核计算中起着重要作用,该计算决定了整个系统的速度和功率因数。构建低功耗和高速MAC对于在WSN中使用VLSI技术非常关键。该研究工作集中在快速,低功耗和基于延迟减少的低延迟柱位压缩(LLCBC)MAC上。这一提出的基于二进制堆叠计数器的MAC设计专为优化延迟,电源,面积和硬件复杂性而设计。通过执行6:3和7:3具有较高列的常规完整加法器,通过执行6:3和7:3的二进制堆叠计数器来实现增加的操作速度。使用Cadence环境模拟所提出的方法,其中达到了卓越的结果。评估诸如区域,电池,漏电功率(NW),动态功率(NW),总功率(NW)和延迟(PS)的参数。例如,在16位中,所提出的(LLCBC)MAC在所有MAC单位中消耗14.4%的面积,17.5%的总功率和46.2%的延迟。拟议的架构是模拟,合成的和地点和路线使用Cadence SoC遇到的90nm标准CMOS库进行,实现功率,面积和延迟的有效改进。

著录项

  • 来源
    《Computer Communications》 |2020年第1期|739-746|共8页
  • 作者

    Suguna R.; Vimalathithan R.;

  • 作者单位

    Karpagam Coll Engn Dept Elect & Commun Engn Coimbatore Tamil Nadu India;

    Karpagam Coll Engn Dept Elect & Commun Engn Coimbatore Tamil Nadu India;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    VLSI; MAC; WSN; Area; Delay; Power;

    机译:VLSI;MAC;WSN;区域;延迟;力量;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号