...
首页> 外文期刊>Circuits, systems, and signal processing >IIR Filter Architectures with Truncation Error Feedback for ECG Signal Processing
【24h】

IIR Filter Architectures with Truncation Error Feedback for ECG Signal Processing

机译:具有截断误差反馈的IIR滤波器架构,用于ECG信号处理

获取原文
获取原文并翻译 | 示例
           

摘要

This work proposes fixed-point hardware architectures for two IIR filters, focusing on design specifications for ECG signal processing, using the truncation error feedback (TEF) to attenuate errors caused by truncation operations inside these recursive structures. The TEF is represented by modulo operation followed by a unit-delay operator and multiplication by a coefficient. In this work, the proposed TEF core consists of a hardware structure based on delay, right-shift and modulo operations. The TEF approach is applied to sequential and parallel IIR filter architectures with fixed and adaptive coefficients. The first structure comprises a first-order high-pass filter applied to attenuate low frequencies of the electrocardiogram (ECG) signal. The second one is a second-order infinite impulse response (IIR) adaptive notch filter used to attenuate power line interference signals. All dedicated architectures were described and simulated using VHDL and synthesized in Cadence environment using the 45nm Nangate Open Cell Library to verify the results of the area, delay and power metrics. A simulated ECG signal was used as input to check the functionality of the filters. Our results indicate that the TEF approach was useful for both high-pass filter (HPF) and adaptive notch filter (ANF), and it can be a significant strategy to meet design specifications and dynamic performance of fixed-point digital filters. For the synthesis analysis, both HPF and ANF sequential filters had lower power and cell area figures but presented higher normalized power per sample and delay. In summation, the TEF approach enabled the use of fixed-point filters for ECG filtering without degrading their dynamic performance or increasing noise caused by truncation.
机译:这项工作提出了两个IIR滤波器的定点硬件体系结构,重点是ECG信号处理的设计规范,使用截断误差反馈(TEF)来衰减这些递归结构内部的截断操作引起的误差。 TEF由模运算表示,后跟单位延迟运算符,再乘以系数。在这项工作中,拟议的TEF内核由基于延迟,右移和模运算的硬件结构组成。 TEF方法应用于具有固定系数和自适应系数的顺序和并行IIR滤波器架构。第一结构包括一阶高通滤波器,该一阶高通滤波器被应用于衰减心电图(ECG)信号的低频。第二个是用于衰减电力线干扰信号的二阶无限脉冲响应(IIR)自适应陷波滤波器。所有专用架构均使用VHDL进行了描述和仿真,并在Cadence环境中使用45nm Nangate开放单元库进行了合成,以验证面积,延迟和功率指标的结果。模拟的ECG信号用作输入,以检查过滤器的功能。我们的结果表明,TEF方法对于高通滤波器(HPF)和自适应陷波滤波器(ANF)都是有用的,并且它可以是满足设计规范和定点数字滤波器动态性能的重要策略。对于合成分析,HPF和ANF顺序滤波器均具有较低的功率和单元面积,但每个样本和延迟的归一化功率较高。总之,TEF方法可将定点滤波器用于ECG滤波,而不会降低其动态性能或增加由截断引起的噪声。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号