...
首页> 外文期刊>IEEE Transactions on Circuits and Systems for Video Technology >A comparison of block-matching algorithms mapped to systolic-arrayimplementation
【24h】

A comparison of block-matching algorithms mapped to systolic-arrayimplementation

机译:映射到脉动阵列实现的块匹配算法的比较

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

This paper presents an evaluation of several well-known block-matching motion estimation algorithms from a system-level very large scale integration (VLSI) design viewpoint. Because a straightforward block-matching algorithm (BMA) demands a very large amount of computing power, many fast algorithms have been developed. However, these fast algorithms are often designed to merely reduce arithmetic operations without considering their overall performance in VLSI implementation. Three criteria are used to compare various block-matching algorithms: (1) silicon area, (2) input/output requirement, and (3) image quality. A basic systolic array architecture is chosen to implement all the selected algorithms. The purpose of this study is to compare these representative BMAs using the aforementioned criteria. The advantages/disadvantages of these algorithms in terms of their hardware tradeoff are discussed. The methodology and results presented provide useful guidelines to system designers in selecting a BMA for VLSI implementation
机译:本文从系统级超大规模集成(VLSI)设计的角度介绍了几种著名的块匹配运动估计算法。由于直接的块匹配算法(BMA)需要大量的计算能力,因此已经开发了许多快速算法。但是,通常将这些快速算法设计为仅减少算术运算,而不考虑其在VLSI实现中的总体性能。三个标准用于比较各种块匹配算法:(1)硅面积,(2)输入/输出要求和(3)图像质量。选择基本的脉动阵列结构来实现所有选定的算法。本研究的目的是使用上述标准比较这些代表性BMA。讨论了这些算法在硬件折衷方面的优缺点。提出的方法和结果为系统设计人员选择用于VLSI实施的BMA提供有用的指导。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号