...
首页> 外文期刊>IEEE Transactions on Circuits and Systems for Video Technology >A design study of a 0.25-μm video signal processor
【24h】

A design study of a 0.25-μm video signal processor

机译:0.25μm视频信号处理器的设计研究

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

This paper presents a detailed design study of a high-speed, single-chip architecture for video signal processing (VSP), developed as part of the Princeton VSP Project. In order to define the architectural parameters by examining the area and delay tradeoffs, we start by designing parameterizable versions of key modules, and we perform VLSI modeling experiments in a 0.25 μm process. Based on the properties of these modules, we propose a VLIW (very long instruction word) VSP architecture that features 32-64 operations per cycle at clock rates well in excess of 600 MHz, and that includes a significant amount of on-chip memory. VLIW architectures provide predictable, efficient, high performance, and benefit from mature compiler technology. As explained, a VLIW video processor design requires flexible, high-bandwidth interconnect at fast cycle times, and presents some unique VLSI tradeoffs and challenges in maintaining high clock rates while providing high parallelism and utilization
机译:本文介绍了作为普林斯顿VSP项目一部分开发的用于视频信号处理(VSP)的高速单芯片体系结构的详细设计研究。为了通过检查面积和延迟权衡来定义架构参数,我们首先设计关键模块的可参数化版本,然后以0.25μm的工艺进行VLSI建模实验。根据这些模块的特性,我们提出了一种VLIW(超长指令字)VSP架构,该架构的每个时钟周期具有32-64个操作,时钟速率远远超过600 MHz,并包括大量的片上存储器。 VLIW体系结构可提供可预测的,高效的,高性能的,并受益于成熟的编译器技术。如前所述,VLIW视频处理器设计需要在快速循环时间内进行灵活的高带宽互连,并在保持高时钟速率的同时提供高并行度和利用率方面存在一些独特的VLSI折衷和挑战。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号