首页> 外文期刊>Circuits and Systems for Video Technology, IEEE Transactions on >A Highly Efficient VLSI Architecture for H.264/AVC Level 5.1 CABAC Decoder
【24h】

A Highly Efficient VLSI Architecture for H.264/AVC Level 5.1 CABAC Decoder

机译:适用于H.264 / AVC 5.1级CABAC解码器的高效VLSI架构

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

In this paper, a high throughput context-based adaptive binary arithmetic coding decoder design is proposed. This decoder employs a syntax element prediction method to solve pipeline hazard problems. It also uses a new hybrid memory two-symbol parallel decoding in order to enhance performance as well as to reduce costs. The critical path delay of the two-symbol binary arithmetic decoding engine is improved by 28% with an efficient mathematical transform. Experimental results show that the throughput of our proposed design can reach 485.76 Mbins/s in the high bit-rate coding and 446.2 Mbins/s on average at 264MHz operating frequency, which is sufficient to support H.264/AVC level 5.1 real-time decoding.
机译:本文提出了一种基于上下文的高吞吐量自适应二进制算术编码解码器设计。该解码器采用语法元素预测方法来解决流水线危害问题。它还使用了一种新的混合存储器两符号并行解码,以提高性能并降低成本。通过高效的数学转换,两个符号的二进制算术解码引擎的关键路径延迟可提高28%。实验结果表明,我们提出的设计在高比特率编码下的吞吐量可以达到485.76 Mbins / s,在264MHz工作频率下平均可以达到446.2 Mbins / s,足以支持H.264 / AVC 5.1级实时解码。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号