...
首页> 外文期刊>IEEE transactions on circuits and systems. II, Express briefs >Packet-switched on-chip interconnection network for system-on-chip applications
【24h】

Packet-switched on-chip interconnection network for system-on-chip applications

机译:用于片上系统应用的分组交换片上互连网络

获取原文
获取原文并翻译 | 示例

摘要

Increasing complexity of a system-on-chip design demands efficient on-chip interconnection architecture such as on-chip network to overcome limitations of bus architecture. In this brief, we propose a packet-switched on-chip interconnection network architecture, through which multiple processing units of different clock frequencies can communicate with each other without global synchronization. The architecture is analyzed in terms of area and energy consumption, and implementation issues on building blocks are addressed for cost-effective design. A test chip is implemented using 0.38-μm CMOS technology, and measured its operation at 800 MHz to demonstrate its feasibility.
机译:片上系统设计的复杂性不断提高,需要有效的片上互连架构(例如片上网络)来克服总线架构的局限性。在本文中,我们提出了一种分组交换的片上互连网络体系结构,通过该体系结构,多个时钟频率不同的处理单元可以相互通信而无需全局同步。从面积和能耗方面分析了该体系结构,并针对成本有效的设计解决了构建基块上的实现问题。测试芯片是使用0.38μmCMOS技术实现的,并在800 MHz下对其操作进行了测量,以证明其可行性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号