...
首页> 外文期刊>IEEE Transactions on Circuits and Systems. II, Express Briefs >Symbolic Analysis of Analog Circuits By Boolean Logic Operations
【24h】

Symbolic Analysis of Analog Circuits By Boolean Logic Operations

机译:通过布尔逻辑运算对模拟电路进行符号分析

获取原文
获取原文并翻译 | 示例
           

摘要

In this brief, the author proposes a novel symbolic analysis method for analog behavioral modeling by Boolean logic operations and graph representation. The exact symbolic analysis problem is formulated as a logic circuit synthesis problem where we build a logic circuit that detects whether or not a given symbolic term is a valid product term from a determinant. The logic circuit is represented by binary decision diagrams (BDDs), which can be trivially transformed into zero-suppressed BDDs (ZBDDs). ZBDDs are essentially determinant decision diagram (DDD) representation of a determinant. The proposed BBD-based method gives the circuit logic interpretation of symbolic terms in a determinant and exploits such logic interpretation during the BDD/DDD construction process. It demonstrates an inherent relationship between symbolic circuit analysis and logic synthesis. It is the first symbolic analysis method that is not based on traditional Laplace expansion or topological methods. Experimental results show the speedup of our new method over the existing flat method and its improved analysis capacity over both existing flat and hierarchical symbolic analyzers
机译:在本文中,作者提出了一种通过布尔逻辑运算和图表示法进行模拟行为建模的新型符号分析方法。精确的符号分析问题被公式化为逻辑电路综合问题,其中我们构建了一个逻辑电路,该逻辑电路从行列式中检测给定的符号项是否为有效乘积项。逻辑电路由二进制决策图(BDD)表示,可以将其微不足道地转换为零抑制BDD(ZBDD)。 ZBDD本质上是行列式的行列式决策图(DDD)表示。所提出的基于BBD的方法在行列式中给出符号项的电路逻辑解释,并在BDD / DDD构造过程中利用这种逻辑解释。它展示了符号电路分析和逻辑综合之间的固有关系。这是第一种不基于传统拉普拉斯展开或拓扑方法的符号分析方法。实验结果表明,与现有的平面方法相比,我们的新方法具有更快的速度,并且与现有的平面和分层符号分析仪相比,其新的分析能力得到了提高

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号