...
首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >Design of Energy-Efficient High-Speed Links via Forward Error Correction
【24h】

Design of Energy-Efficient High-Speed Links via Forward Error Correction

机译:通过前向纠错设计节能高速链路

获取原文
获取原文并翻译 | 示例
           

摘要

In this brief, we show that forward error correction (FEC) can reduce power in high-speed serial links. This is achieved by trading off the FEC coding gain with specifications on transmit swing, analog-to-digital converter (ADC) precision, jitter tolerance, receive amplification, and by enabling higher signal constellations. For a 20-in FR4 link carrying 10-Gb/s data, we demonstrate: 1) an 18-mW/Gb/s savings in the ADC; 2) a 1-mW/Gb/s reduction in transmit driver power; 3) up to 6$times$ improvement in transmit jitter tolerance; and 4) a 25- to 40-mV improvement in comparator offset tolerance with 3 $times$ smaller swing.
机译:在本文中,我们展示了前向纠错(FEC)可以降低高速串行链路的功耗。这可以通过权衡FEC编码增益与发射摆幅,模数转换器(ADC)精度,抖动容限,接收放大以及允许更高的信号星座图规范来实现。对于载有10 Gb / s数据的20英寸FR4链路,我们证明:1)ADC节省18-mW / Gb / s; 2)发射驱动器功率降低1 mW / Gb / s; 3)发射抖动容限提高6倍。 4)比较器失调容差提高25至40 mV,摆幅减小3倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号