...
首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >A 2-Gb/s Intrapanel Interface for TFT-LCD With a VSYNC-Embedded Subpixel Clock and a Cascaded Deskew and Multiphase DLL
【24h】

A 2-Gb/s Intrapanel Interface for TFT-LCD With a VSYNC-Embedded Subpixel Clock and a Cascaded Deskew and Multiphase DLL

机译:TFT-LCD的2 Gb / s面板内接口,具有VSYNC嵌入式亚像素时钟以及级联的去歪斜和多相DLL

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

A 2-Gb/s point-to-point intrapanel interface for thin-film-transistor liquid crystal display (TFT-LCD) is proposed by using only clock and data lines. Extra control lines are eliminated by sending the VSYNC code through the clock line at the start of the VBLANK time period and by sending the control commands through the data line at the end of the VBLANK time period. To reduce electromagnetic interference, the slew rate of the clock driver is reduced, and the frequency of clock signals is set to the subpixel (R/G/B) frequency (1/10 of the data rate). The clock line is cascaded between two adjacent receiver (RX) chips for a point-to-point interface. To generate an internal clock synchronized (deskewed) to the subpixel (R/G/B) boundary of incoming data at each RX, a single all-digital delay-locked loop (DLL) circuit is proposed to perform the combined operation of a DLL and a phase interpolator. This deskew operation is performed during the VBLANK period with periodic preamble data input (‘1111100000’). At the RX, a multiphase DLL follows the deskew DLL to generate 20-phase clocks for data sampling. 2-Gb/s data are transmitted through a series connection of a 100-cm-long flat flexible cable and a 50-cm-long FR4 microstrip line with a bit error rate less than 1e–12. The image test was successfully performed with a 42-in full-high definition 120-Hz LCD panel at 1.5 Gbps. The area and power consumption of RX chip is 0.35 $hbox{mm}^{2}$ and 52.4 mW at 2 Gbps with a 0.18- $muhbox{m}$ complementary metal–oxide–semiconductor process and a 1.8-V supply.
机译:提出了仅使用时钟和数据线的2 Gb / s点对点面板内面板接口,用于薄膜晶体管液晶显示器(TFT-LCD)。在VBLANK时间段开始时通过时钟线发送VSYNC代码,并在VBLANK时间段结束时通过数据线发送控制命令,从而消除了多余的控制线。为了减少电磁干扰,降低了时钟驱动器的压摆率,并将时钟信号的频率设置为子像素(R / G / B)频率(数据速率的1/10)。时钟线级联在两个相邻的接收器(RX)芯片之间,用于点对点接口。为了在每个RX处生成与输入数据的子像素(R / G / B)边界同步(偏移)的内部时钟,提出了一个单一的全数字延迟锁定环(DLL)电路来执行DLL的组合操作和相位内插器该偏斜校正操作是在VBLANK期间使用定期的前同步码数据输入('1111100000')执行的。在RX处,多相DLL跟随偏移校正DLL生成20相时钟以进行数据采样。 2 Gb / s数据通过一条100 cm长的扁平软电缆和一条50 cm长的FR4微带线的串联连接传输,误码率小于1e-12。使用1.5 Gbps的42英寸全高清120 Hz LCD面板成功执行了图像测试。 RX芯片的面积和功耗为2 Gbps时为0.35 $ hbox {mm} ^ {2} $和52.4 mW,采用0.18- $ muhbox {m} $互补金属氧化物半导体工艺和1.8V电源。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号