首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >Optimizing the Stage Resolution in Pipelined SAR ADCs for High-Speed High-Resolution Applications
【24h】

Optimizing the Stage Resolution in Pipelined SAR ADCs for High-Speed High-Resolution Applications

机译:针对高速高分辨率应用优化流水线SAR ADC的级分辨率

获取原文
获取原文并翻译 | 示例
           

摘要

The successive approximation register (SAR) analog-to-digital converters (ADCs) outperform other types of ADCs on the area and energy efficiency due to its binary searching algorithm, which however has a conversion speed limitation. When pipelining multiple SAR ADCs, the speed is improved, the resolutions in individual stages are relaxed, and the nonidealities from non-first stages are desensitized by the gains preceding them. This brief examines the effects of the stage resolution on linearity, noise, speed, area, and power consumption in pipelined SAR ADCs. Two conclusions are reached. First, under certain cases, a larger resolution per stage improves the ADC linearity without costing the speed of the operational amplifiers (op-amps) used for residue amplifications. However, the stage resolution does not affect the op-amp open-loop gain requirement. Second, for area and power consideration, allocating about one quarter of the overall number of bits to the first stage is optimum in the practical situation that the area and power of the active circuitries are tens or hundreds of times of those of the unit capacitors in the SAR sub-ADCs.
机译:由于其二进制搜索算法,逐次逼近寄存器(SAR)的模数转换器(ADC)在面积和能效方面均优于其他类型的ADC,但其转换速度受到限制。当对多个SAR ADC进行流水线处理时,速度得到了提高,各个阶段的分辨率得到了放宽,并且非第一阶段的非理想性因其之前的增益而变得不敏感。本文简要介绍了级分辨率对流水线SAR ADC中线性,噪声,速度,面积和功耗的影响。得出两个结论。首先,在某些情况下,每级更高的分辨率可改善ADC线性度,而不会花费用于残差放大的运算放大器(op-amp)的速度。但是,级分辨率不会影响运算放大器的开环增益要求。第二,出于面积和功率的考虑,在实际情况下,有源电路的面积和功率是单元电容器的数十倍或几百倍,在实际情况下,将大约四分之一的位数分配给第一级是最佳的。 SAR子ADC。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号