...
首页> 外文期刊>Circuit World >Power and area-efficient register designs involving EHO algorithm
【24h】

Power and area-efficient register designs involving EHO algorithm

机译:涉及EHO算法的电源和面积有效的寄存器设计

获取原文
获取原文并翻译 | 示例
           

摘要

PurposeThis paper aims to design three low-power and area-efficient serial input parallel output (SIPO) register designs, namely, transistor count reduction technique shift register (TCRSR), series stacking in TCR shift register (S-TCRSR) and forced stacking of transistor in TCR shift register (FST in TCRSR). Shift registers (SR) are the basic building blocks of all types of digital applications. The performance of all the designs has been improved through one of the metaheuristic algorithms named elephant herding optimization (EHO) algorithm and hence suited for low-power very large scale integration (VLSI) applications. It is for the first time that the EHO algorithm is implemented in memory elements.Design/methodology/approachThe registers together with clock network consume 18-36 percentage of the total power consumption of a microprocessor. The proposed designs are implemented using low-power and high-performance double edge-triggered D flip-flops with least count of clocked transistors involving transmission gate. The second and third register designs are developed from the modified version of the first one employing series and forced stacking, thereby reducing static power because of sub-threshold leakage current. The performance parameters such as power-delay-product (PDP) and leakage power are further optimized using the EHO algorithm. A greater reduction in power is achieved in all the designs by utilizing the EHO algorithm.FindingsAll the designs are simulated at a supply voltage of 1 V/500 MHz when the input switching activity is 25 percentage in Cadence Virtuoso using 45 nm CMOS technology. Nine recently proposed SR designs are simulated in the same conditions, and the performance has been compared with the proposed ones. The simulated results prove the excellence of proposed designs in different performance parameters like leakage power, energy-delay-product (EDP), PDP, layout area compared with the recent designs. The PDPdq value has a reduction of 95.9per cent (TCRSR), 96.6per cent (S-TCRSR) and 97per cent (FST in TCRSR) with that of a conventional shift register (TGSR).Originality/valueThe performance of proposed low-power SR designs is enhanced using EHO algorithm. The optimized performance results have been compared with a few optimization algorithms. It is for the first time that EHO algorithm is implemented in memory elements.
机译:PTPOSethis纸目的是设计三个低功耗和面积有效的串行输入并联输出(SIPO)寄存器设计,即晶体管计数技术移位寄存器(TCRSR),串联堆叠在TCR移位寄存器(S-TCRSR)和强制堆叠TCR移位寄存器中的晶体管(TCRSR中的FST)。 Shift寄存器(SR)是所有类型的数字应用程序的基本构建块。所有设计的性能通过名为Elephant Emerding优化(EHO)算法的成群质算法之一提高,因此适用于低功耗非常大规模集成(VLSI)应用。首次首次在内存元素中实现了EHO算法.Design/methodology/ApproChers与时钟网络消耗18-36个百分比的微处理器的总功耗。所提出的设计是使用低功耗和高性能双边缘触发的D触发器来实现,其中包含涉及传输门的时钟晶体管的数量最小。二次和第三寄存器设计是从第一个采用系列和强制堆叠的改进版本开发的,从而由于子阈值泄漏电流而降低静电。使用EHO算法进一步优化了诸如电源延迟产品(PDP)和漏电等性能参数。通过利用EHO算法,在所有设计中实现了更大的功率.FindingsAll在使用45nm CMOS技术的Cadence开关活动中的电源电压为1V / 500MHz的电源电压模拟设计。九个最近提出的SR设计在相同的条件下模拟,并且与所提出的情况相比之下。与近期设计相比,模拟结果证明了泄漏功率,能量 - 延迟 - 产品(EDP),PDP,布局区域等不同性能参数中所提出的设计。 PDPDQ值的减少为95.9分(TCRSR),96.6分(S-TCRSR)和90分(TCRSR中FST),具有传统的移位寄存器(TGSR)。普通的低功率性能的常规移位寄存器(TGSR)。使用EHO算法增强了SR设计。已经与少数优化算法进行了比较了优化的性能结果。首次首次在内存元素中实现了EHO算法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号